## IM2G16D3FDB 2Gbit DDR3 SDRAM 8 BANKS X 16Mbit X 16 | Ordering Speed Code | - 15E | - 125 | - 107 | |-----------------------------------------------|-----------|-----------|-----------| | | DDR3-1333 | DDR3-1600 | DDR3-1866 | | Clock Cycle Time ( t <sub>CK5, CWL=5</sub> ) | 3.0ns | 3.0ns | 3.0ns | | Clock Cycle Time ( t <sub>CK6, CWL=5</sub> ) | 2.5 ns | 2.5 ns | 2.5 ns | | Clock Cycle Time ( t <sub>CK7, CWL=6</sub> ) | 1.875 ns | 1.875 ns | 1.875 ns | | Clock Cycle Time ( t <sub>CK8, CWL=6</sub> ) | 1.875 ns | 1.875 ns | 1.875 ns | | Clock Cycle Time ( t <sub>CK9, CWL=7</sub> ) | 1.5 ns | 1.5 ns | 1.5 ns | | Clock Cycle Time ( t <sub>CK10, CWL=7</sub> ) | 1.5 ns | 1.5 ns | 1.5 ns | | Clock Cycle Time ( t <sub>CK11, CWL=8</sub> ) | - | 1.25 ns | 1.25 ns | | Clock Cycle Time ( t <sub>CK12, CWL=8</sub> ) | - | - | 1.25 ns | | Clock Cycle Time ( t <sub>CK13, CWL=9</sub> ) | - | - | 1.07 ns | | System Frequency (f <sub>CK max</sub> ) | 667 MHz | 800 MHz | 933 MHz | | Sp | pecifications | |----|-----------------| | - | Density: 2Gbits | - Organization : - 16M words x 16 bits x 8 banks (IM2G16D3FDB) - Package: - 96-ball FBGA for x16 - Lead-free (RoHS compliant) and Halogen-free - Power supply: VDD, VDDQ = 1.35V (1.283V to 1.45V) - Backward compatible to VDD, VDDQ = 1.5V ± 0.075V - Data rate: 1333Mbps / 1600Mbps / 1866Mbps - 2KB page size for x16 - Row address: A0 to A13 (IM2G16D3FDB) - Column Address: A0 to A9 - Eight internal banks for concurrent operation - Burst lengths (BL): 8 and 4 with Burst Chop (BC) - Burst type (BT) : - Sequential (8, 4 with BC) - Interleave (8, 4 with BC) - CAS Latency (CL): 6, 7, 8, 9, 10, 11, 13 - CAS Write Latency (CWL): 5, 6, 7, 8, 9 - Precharge: auto precharge option for each burst access - Driver strength : RZQ/7, RZQ/6 (RZQ = 240 Ω) - Refresh : auto-refresh, self-refresh - Refresh cycles : - Average refresh period Commercial: 7.8 µs at 0°C ≤ Tc ≤ +85°C 3.9 µs at +85°C < Tc ≤ +95°C Industrial: 7.8 µs at -40°C ≤ Tc ≤ +85°C 3.9 µs at +85°C < Tc ≤ +95° - Operating case temperature range Commercial Temperature product 0 °C ≤ Tcase ≤ 95°C Industrial Temperature product -40°C ≤ Tcase ≤ 95°C | Option - Configuration | Marking | |-----------------------------------------------------------------------------|-----------------| | 128Mx16 (8 Bank x16Mbit x16) - Package | 2G16 | | 96-ball FBGA (7.5mm x13mm) for x16 - Leaded/Lead-free | В | | Leaded Lead-free/RoHS | <blank></blank> | | - Speed/Cycle Time • 1.07ns @ CL13 (DDR3-1866) | -107 | | <ul><li>1.25ns @ CL11 (DDR3-1600)</li><li>1.5ns @ CL9 (DDR3-1333)</li></ul> | -125<br>-15E | | <ul> <li>Temperature</li> <li>Commercial 0°C to 95°C Tc</li> </ul> | <blank></blank> | | Industrial -40°C to 95°C Tc | 1 | # **Example Part Number:** IM2G16D3FDBG-107I *Features* - Double-data-rate architecture; two data transfers per clock cycle - The high-speed data transfer is realized by the 8 bits prefetch pipelined architecture - Bi-directional differential data strobe (DQS and DQS) is transmitted/ received with data for capturing data at the receiver - DQS is edge-aligned with data for READs; center-aligned with data for WRITEs - Differential clock inputs (CK and $\overline{\text{CK}}$ ) - DLL aligns DQ and DQS transitions with CK transitions - Commands entered on each positive CK edge; data and data mask referenced to both edges of DQS - Data mask (DM) for write data - Posted CAS by programmable additive latency for better command and data bus efficiency - On-Die Termination (ODT) for better signal quality - Synchronous ODT - Dynamic ODT - Asynchronous ODT - Multi Purpose Register (MPR) for pre-defined pattern read out - ZQ calibration for DQ drive and ODT - Programmable Partial Array Self-Refresh (PASR) - RESET pin for Power-up sequence and reset function - SRT range : Normal/extended - Programmable Output driver impedance control ### Part Number Information ### 2Gb DDR3 SDRAM Addressing | Configuration | 128Mb x 16 | |----------------------|------------| | # of Bank | 8 | | Bank Address | BA0 ~ BA2 | | Auto precharge | A10/AP | | Row Address | A0 ~ A13 | | Column Address | A0 ~ A9 | | BC switch on the fly | A12/BC | | Page size | 2 KB | ## Pin Configurations ## 96-ball FBGA (x16 configuration) | | | _ | J | | | |---|--------|------|------|--|--| | | | | | | | | Α | VDDQ | DQU5 | DQU7 | | | | В | Vssq | VDD | Vss | | | | С | VDDQ | DQU3 | DQU1 | | | | D | Vssq | VDDQ | DMU | | | | Е | Vss | Vssq | DQL0 | | | | F | VDDQ | DQL2 | DQSL | | | | G | Vssq | DQL6 | DQSL | | | | Ι | VREFDQ | VDDQ | DQL4 | | | | っ | NC | Vss | RAS | | | | K | ODT | VDD | CAS | | | | ┙ | NC | CS | WE | | | | М | Vss | BA0 | BA2 | | | | Ν | VDD | A3 | A0 | | | | Р | Vss | A5 | A2 | | | | В | VDD | Δ7 | ΔΩ | | | RESET A13 | DQU4 | VDDQ | Vss | Α | |--------|--------|------|---| | DQSU | DQU6 | Vssq | В | | DQSU | DQU2 | VDDQ | С | | DQU0 | Vssq | VDD | D | | DML | Vssq | VDDQ | Е | | DQL1 | DQL3 | Vssq | F | | VDD | Vss | Vssq | G | | DQL7 | DQL5 | VDDQ | Н | | CK | Vss | NC | っ | | CK | VDD | CKE | Κ | | A10/AP | ZQ | NC | Ш | | NC | VREFCA | Vss | М | | A12/BC | BA1 | VDD | N | | A1 | A4 | Vss | Р | | A11 | A6 | VDD | R | | NC | A8 | Vss | Т | 8 9 Ball Locations (x16) Vss - Populated ball - + Ball not populated Top view Т (See the balls through the package) 5 6 ## Signal Pin Description | Pin | Туре | Function | |----------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CK, CK | Input | Clock: CK and $\overline{\text{CK}}$ are differential clock inputs. All address and control input signals are sampled on the crossing of the positive edge of CK and negative edge of $\overline{\text{CK}}$ . Output (read) data is referenced to the crossings of CK and $\overline{\text{CK}}$ | | CKE | Input | Clock Enable: CKE HIGH activates, and CKE Low deactivates, internal clock signals and device input buffers and output drivers. Taking CKE Low provides Precharge Power-Down and Self Refresh oper-ation (all banks idle), or Active Power-Down (Row Active in any bank). CKE is asynchronous for self refresh exit. After V <sub>REFCA</sub> has become stable during the power on and initialization sequence, it must be maintained during all operations (including Self-Refresh). CKE must be maintained high throughout read and write accesses. Input buffers, excluding CK, $\overline{CK}$ , ODT and CKE are disabled during power- down. Input buffers, excluding CKE, are disabled during Self-Refresh. | | <del>CS</del> | Input | Chip Select : All commands are masked when $\overline{\text{CS}}$ is registered HIGH. $\overline{\text{CS}}$ provides for external Rank selection on systems with multiple Ranks. $\overline{\text{CS}}$ is considered part of the command code. | | ODT | Input | On Die Termination: ODT (registered HIGH) enables termination resistance internal to the DDR3 SDRAM. When enabled, ODT is only applied to each DQ, DQS, $\overline{DQS}$ . The ODT pin will be ignored if the Mode Register (MR1) is programmed to disable ODT. | | RAS, CAS, WE | Input | Command Inputs: RAS, CAS and WE (along with CS) define the command being entered. | | DMU, DML | Input | Input Data Mask: DM is an input mask signal for write data. Input data is masked when DM is sampled HIGH coincident with that input data during a Write access. DM is sampled on both edges of DQS. | | BA0 - BA2 | Input | Bank Address Inputs: BA0 - BA2 define to which bank an Active, Read, Write or Precharge command is being applied. Bank address also determines which mode register is to be accessed during a MRS cycle. | | A0 - A13 | Input | Address Inputs: Provided the row address for Active commands and the column address for Read / Write commands to select one location out of the memory array in the respective bank. (A10/AP and A12/BC have additional functions, see below) The address inputs also provide the op-code during Mode Register Set commands. | | A10 / AP | Input | Autoprecharge: A10 is sampled during Read/Write commands to determine whether Autoprecharge should be per-formed to the accessed bank after the Read/Write operation. (HIGH:Autoprecharge; LOW: No Autoprecharge)A10 is sampled during a Precharge command to determine whether the Pre- charge applies to one bank (A10 LOW) or all banks (A10 HIGH). If only one bank is to be precharged, the bank is selected by bank addresses. | | A12/BC | Input | <b>Burst Chop :</b> A12 is sampled during Read and Write commands to determine if burst chop(on-the-fly) will be per-formed. (HIGH : no burst chop, LOW : burst chopped). See command truth table for details. | | RESET | Input | Active Low Asynchronous Reset: Reset is active when RESET is LOW, and inactive when RESET is HIGH. RESET must be HIGH during normal operation. RESET is a CMOS rail to rail signal with DC high and low at 80% and 20% of VDD, i.e. 1.20V for DC high and 0.30V for DC low. | | DQU, DQL, DQSU,<br>DQSU, DQSL,<br>DQSL | Input/<br>Output | Data Strobe: Output with read data, input with write data. Edge-aligned with read data, centered in write data. For the x16, DQSL corresponds to the data on DQL0-DQL7; DQSU corresponds to the data on DQU0-DQU7. The data strobe DQSL and DQSU are paired with differential signals DQSL and DQSU, respectively, to provide differential pair signaling to the system during reads and writes. DDR3 SDRAM supports differential data strobe only and does not support single-ended. | | Pin | Туре | Function | |-------------------|--------------|------------------------------------------------------------------------------------------| | NC | | No Connect: No internal electrical connection is present. | | VDDQ | Supply | DQ power supply: 1.35V, 1.283 - 1.45V operational; compatible to 1.5+/- 0.075V operation | | VSSQ | Supply | DQ Ground | | VDD | Supply | Power Supply: 1.35V, 1.283 - 1.45V operational; compatible to 1.5+/- 0.075V operation. | | VSS | Supply | Ground | | VREFDQ | Supply | Reference Voltage for DQ | | VREFCA | Supply | Reference Voltage for CA | | ZQ | Supply | Reference Pin for ZQ calibration | | NOTE : Input only | pins (BA0-B/ | A2, A0-A13, RAS, CAS, WE, CS, CKE, ODT and RESET) do not supply termination. | ### Simplified State Diagram ACT = ACTIVATE MPR = Multipurpose register MRS = Mode register set PDE = Power-down entry PDX = Power-down exit PRE = PRECHARGE PREA = PRECHARGE ALL READ = RD, RDS4, RDS8 READ AP = RDAP, RDAPS4, RDAPS8 REF = REFRESH RESET = START RESET PROCEDURE SRE = Self refresh entry SRX = Self refresh exit WRITE = WR, WRS4, WRS8 WRITE AP = WRAP, WRAPS4, WRAPS8 ZQCL = ZQ LONG CALIBRATION ZQCS = ZQ SHORT CALIBRATION ### **Basic Functionality** Read and write operation to the DDR3 SDRAM are burst oriented, start at a selected location, and continue for a burst length of four or eight in a programmed sequence. Operation begins with the registration of an Active command, which is then followed by a Read or Write command. The address bits registered coincident with the Active command are used to select the bank and row to be accessed (BA0-BA2 select the bank; A0-A13 select the row). The address bits registered coincident with the Read or Write command are used to select the starting column location for the burst operation, determine if the auto precharge command is to be issued (via A10/AP), and the select BC4 or BL8 mode "on the fly" (via A12) if enabled in the mode register. Prior to normal operation, the DDR3 SDRAM must be powered up and initialized in a predefined manner. The following sections provide detailed information covering device reset and initialization, register definition, command descriptions and device operation. ### Power-up and Initialization Sequence The following sequence is required for POWER UP and Initialization. - Apply power and attempt to maintain RESET below 0.2 x VDD (all other inputs may be undefined). RESET needs to be maintained for minimum 200 μs with stable power. CKE is pulled "Low" anytime before RESET being de-asserted (min time 10ns). The power voltage ramp time between 300mV to VDD min must be no longer than 200ms; and during the ramp, VDD > VDDQ and VDD VDDQ < 0.3 volts.</li> - VDD and VDDQ are driven from a single power converter output, AND - The voltage levels on all pins other than VDD, VDDQ, VSS, VSSQ must be less than or equal to VDDQ and VDD on one side and must be larger than or equal to VSSQ and VSS on the other side. In addition, VTT is limited to 0.95V max once power ramp is finished, AND - VREF tracks VDDQ/2. or - Apply VDD without any slope reversal before or at the same time as VDDQ. - Apply VDDQ without any slope reversal before or at the same time as VTT & VREF. - The voltage levels on all pins other than VDD, VDDQ, VSS, VSSQ must be less than or equal to VDDQ and VDD on one side and must be larger than or equal to VSSQ and VSS on the other side. - 2. After RESET is de-asserted, wait for another 500us until CKE becomes active. During this time, the DRAM will start internal initialization; this will be done independently of external clocks. - 3. Clocks (CK, CK) need to be started and stabilized for at least 10ns or 5tCK (which is larger) before CKE goes active. Since CKE is a synchronous signal, the corresponding setup time to clock (tIS) must be met. Also a NOP or Deselect command must be registered (with tIS set up time to clock) before CKE goes active. Once the CKE registered "High" after Reset, CKE needs to be continuously registered "High" until the initialization sequences finished, including expiration of tDLLK and tZQinit. - 4. The DDR3 SDRAM keeps its on-die termination in high-impedance state as long as RESET is asserted. Further, the SDRAM keeps its on-die termination in high impedance state after RESET deassertion until CKE is registered HIGH. The ODT input signal may be in undefined state until tIS before CKE is registered HIGH. When CKE is registered HIGH, the ODT input signal may be statically held at either LOW or HIGH. If RTT\_NOM is to be enabled in MR1 and the on-die termination is required to remain in the high impedance state, the ODT input signal must be statically held LOW. In all cases, the ODT input signal remains static until the power up initialization sequence is finished, including the expiration of tDLLK and tZQinit. - 5. After CKE is registered high, wait minimum of Reset CKE Exit time, tXPR, before issuing the first MRS command to load mode register.(tXPR=Max(tXS, 5tCK)] - Issue MRS Command to load MR2 with all application settings. (To issue MRS command for MR2, provide "Low" to BA0 and BA2, "High" to BA1.) - 7. Issue MRS Command to load MR3 with all application settings. (To issue MRS command for MR3, provide "Low" to BA2, "High" to BA0 and BA1.) - 8. Issue MRS Command to load MR1 with all application settings and DLL enabled. (To issue "DLL Enable" command, provide "Low" to A0, "High" to BA0 and "Low" to BA1-BA2) - 9. Issue MRS Command to load MR0 with all application settings and "DLL reset". (To issue DLL reset command, provide "High" to A8 and "Low" to BA0-2). - 10. Issue ZQCL command to starting ZQ calibration. - 11. Wait for both tDLLK and tZQ init completed. - 12. The DDR3 SDRAM is now ready for normal operation. 1) From time point 'Td' until 'Tk', NOP or DES commands must be applied between MRS and ZQCL commands ### Reset and Initialization with Stable Power The following sequence is required for /RESET at no power interruption initialization. - 1. Assert /RESET below 0.2 x VDD anytime when reset is needed (all other inputs may be undefined). /RESET needs to be maintained for minimum 100ns. CKE is pulled low before /RESET being de-asserted (minimum time 10ns). - 2. Follow Power-Up Initialization Sequence steps 2 to 11. - 3. The reset sequence is now completed; DDR3 SDRAM is ready for normal operation. 1) From time point 'Td' until 'Tk', NOP or DES commands must be applied between MRS and ZQCL commands The Mode Register MR0 stores the data for controlling various operating modes of DDR3 SDRAM. It controls burst length, read burst type, CAS latency, test mode, DLL reset, WR and DLL control for precharge power-down, which include various vendor specific options to make DDR3 SDRAM useful for various applications. The mode register is written by asserting low on CS, RAS, CAS, WE, BA0, BA1 and BA2, while controlling the states of address pins according to the table below. - \*1: BA2 and A13 are reserved for future use and must be programmed to 0 during MRS. - \*2: WR(write recovery for autoprecharge)min in clock cycles is calculated by dividing tWR(in ns) by tCK(in ns) and rounding up to the next integer: WRmin[cycles] = Roundup(tWR[ns]/tCK[ns]). The WR value in the mode register must be programmed to be equal or larger than WRmin The programmed WR value is used with tRP to determine tDAL. The Mode Register MR1 stores the data for enabling or disabling the DLL, output driver strength, RTT\_Nom impedance, additive latency, write leveling enable and Qoff. The Mode Register 1 is written by asserting low on $\overline{CS}$ , $\overline{RAS}$ , $\overline{CAS}$ , $\overline{WE}$ , high on BA0, low on BA1 and BA2, while controlling the states of address pins according to the table below. $<sup>^{*1}</sup>$ : BA2, A8, A10, A11 and A13 are reserved for future use (RFU) and must be programmed to 0 during MRS. The Mode Register MR2 stores the data for controlling refresh related features, RTT\_WR impedance and CAS write latency (CWL). The Mode Register 2 is written by asserting low on CS, RAS, CAS, WE, high on BA1, low on BA0 and BA2, while controlling the states of address pins according to the table below. <sup>\*1 :</sup> BA2, A8, A11 $\sim$ A13 are RFU and must be programmed to 0 during MRS. <sup>\*2 :</sup> The Rtt\_WR value can be applied during writes even when Rtt\_Nom is disabled. During write leveling, Dynamic ODT is not available. The Mode Register MR3 controls Multi Purpose Registers (MPR). The Mode Register 3 is written by asserting low on $\overline{CS}$ , $\overline{RAS}$ , $\overline{CAS}$ , $\overline{WE}$ , high on BA1 and BA0, and low on BA2 while controlling the states of address pins according to the table below. - \*1 : BA2, A3 A13 are reserved for future use (RFU) and must be programmed to 0 during MRS. - \*2 : The predefined pattern will be used for read synchronization. - \*3 : When MPR control is set for normal operation, MP3 A[2] = 0, MR3 A[1:0] will be ignored. ### Burst Length (MR0) Read and write accesses to the DDR3 are burst oriented, with the burst length being programmable, as shown in the figure MR0 Programming. The burst length determines the maximum number of column locations that can be accessed for a given read or write command. Burst length options include fixed BC4, fixed BL8, and on the fly which allows BC4 or BL8 to be selected coincident with the registration of a read on write command Via A12 (BC). Reserved states should not be used, as unknown operation or incompatibility with future versions may result. ### **Burst Chop** In case of burst length being fixed to 4 by MR0 setting, the internal write operation starts two clock cycles earlier than for the BL8 mode. This means that the starting point for tWR and tWTR will be pulled in by two clocks. In case of burst length being selected on the fly via A12(BC), the internal write operation starts at the same point in time like a burst of 8 write operation. This means that during on-the-fly control, the starting point for tWR and tWTR will not be pulled in by two clocks. ## Burst Type (MR0) ### [Burst Length and Sequence] | Burst length | Operation | Starting address<br>(A2, A1, A0) | Sequential addressing (decimal) | Interleave addressing (decimal) | |----------------|-----------|----------------------------------|---------------------------------|---------------------------------| | | | 000 | 0, 1, 2, 3, T, T, T, T | 0, 1, 2, 3, T, T, T, T | | | | 001 | 1, 2, 3, 0, T, T, T, T | 1, 0, 3, 2, T, T, T, T | | | | 010 | 2, 3, 0, 1, T, T, T, T | 2, 3, 0, 1, T, T, T, T | | | READ | 011 | 3, 0, 1, 2, T, T, T, T | 3, 2, 1, 0, T, T, T, T | | 4 (Puret chap) | NEAD | 100 | 4, 5, 6, 7, T, T, T, T | 4, 5, 6, 7, T, T, T, T | | 4 (Burst chop) | | 101 | 5, 6, 7, 4, T, T, T, T | 5, 4, 7, 6, T, T, T, T | | | | 110 | 6, 7, 4, 5, T, T, T, T | 6, 7, 4, 5, T, T, T, T | | | | 111 | 7, 4, 5, 6, T, T, T, T | 7, 6, 5, 4, T, T, T, T | | | WRITE | 0VV | 0, 1, 2, 3, X, X, X, X | 0, 1, 2, 3, X, X, X, X | | | VVIIII | | 4, 5, 6, 7, X, X, X, X | 4, 5, 6, 7, X, X, X, X | | | | 000 | 0, 1, 2, 3, 4, 5, 6, 7 | 0, 1, 2, 3, 4, 5, 6, 7 | | | READ | 001 | 1, 2, 3, 0, 5, 6, 7, 4 | 1, 0, 3, 2, 5, 4, 7, 6 | | | | 010 | 2, 3, 0, 1, 6, 7, 4, 5 | 2, 3, 0, 1, 6, 7, 4, 5 | | | | 011 | 3, 0, 1, 2, 7, 4, 5, 6 | 3, 2, 1, 0, 7, 6, 5, 4 | | 8 | HLAD | 100 | 4, 5, 6, 7, 0, 1, 2, 3 | 4, 5, 6, 7, 0, 1, 2, 3 | | | | 101 | 5, 6, 7, 4, 1, 2, 3, 0 | 5, 4, 7, 6, 1, 0, 3, 2 | | | | 110 | 6, 7, 4, 5, 2, 3, 0, 1 | 6, 7, 4, 5, 2, 3, 0, 1 | | | | 111 | 7, 4, 5, 6, 3, 0, 1, 2 | 7, 6, 5, 4, 3, 2, 1, 0 | | | WRITE | VVV | 0, 1, 2, 3, 4, 5, 6, 7 | 0, 1, 2, 3, 4, 5, 6, 7 | Remark: T: Output driver for data and strobes are in high impedance. V: A valid logic level (0 or 1), but respective buffer input ignores level on input pins. X: Don't Care. Notes: 1. Page length is a function of I/O organization and column addressing 2. 0...7 bit number is value of CA [2:0] that causes this bit to be the first read during a burst. #### BEYOND LIMIT ### **Command Truth Table** (a) Note 1,2,3,4 apply to the entire Command truth table (b) Note 5 applies to all Read/Write commands. [BA=Bank Address, RA=Row Address, CA=Column Address, BC=Burst Chop, X=Don't care, V=Valid] | DA-Dalik Address, HA-How Ad | , | | KE | | | | | BA0 | | | | A0 | | |-----------------------------|--------------|----------|---------|----|-----|-----|------|-----|-------|-------|----------|--------|----------| | Function | Abbreviation | Previous | Current | CS | RAS | CAS | S WE | - | A13 | A12 | A10 | - | Notes | | | | Cycle | Cycle | | | | | BA2 | | / BC | / AP | A9,A11 | | | Mode Register Set | MRS | Н | Н | L | L | L | L | BA | | OI | P Code | | | | Refresh | REF | Н | Н | L | L | L | Н | V | V | V | V | V | | | Self Refresh Entry | SRE | Н | L | L | L | L | Н | V | V | V | V | V | 7,9,12 | | Self Refresh Exit | SRX | L | Н | Н | Х | Х | Χ | Х | Х | Х | Х | Х | 7,8,9,12 | | Sell hellesti Exit | ShA | L | П | L | Н | Н | Н | V | V | V | V | V | 7,0,9,12 | | Single Bank Precharge | PRE | Н | Н | L | L | Н | L | BA | V | V | L | V | | | Precharge all Banks | PREA | Н | Н | L | L | Н | L | V | V | V | Н | V | | | Bank Activate | ACT | Н | Н | L | L | Н | Н | BA | | Row A | ddress ( | RA) | | | Write (Fixed BL8 or BL4) | WR | Н | Н | L | Н | L | L | BA | RFU | V | L | CA | | | Write (BL4, on the Fly) | WRS4 | Н | Н | L | Н | L | L | BA | RFU | L | L | CA | | | Write (BL8, on the Fly) | WRS8 | Н | Н | L | Н | L | L | BA | RFU | Н | L | CA | | | Write with Auto Precharge | WRA | Н | н | L | Н | L | L | ВА | RFU | V | Н | CA | | | (Fixed BL8 or BL4) | WNA | П | П | | П | L | L | DA | NEU | V | П | UA . | | | Write with Auto Precharge | WRAS4 | Н | Н | L | Н | L | L | ВА | RFU | L | Н | CA | | | (BL4, on the Fly) | WhA54 | П | П | | П | L | L | DA | NEU | L | П | UA . | | | Write with Auto Precharge | WRAS8 | Н | н | L | Н | L | L | ВА | RFU | Н | Н | CA | | | (BL8, on the Fly) | WHAGO | "" | " | L | "" | | L | DA | NI U | 11 | 11 | OA . | | | Read (Fixed BL8 or BL4) | RD | Н | Н | L | Н | L | Н | BA | RFU | V | L | CA | | | Read (BL4, on the Fly) | RDS4 | Н | Н | L | Н | L | Н | BA | RFU | L | L | CA | | | Read (BL8, on the Fly) | RDS8 | Н | Н | L | Н | L | Н | BA | RFU | Н | L | CA | | | Read with Auto Precharge | RDA | Н | Н | L | Н | L | Н | ВА | RFU | V | Н | CA | | | (Fixed BL8 or BL4) | TIDA | 11 | 11 | _ | '' | _ | "" | DA | 111 0 | ٧ | "" | OA . | | | Read with Auto Precharge | RDAS4 | Н | Н | L | Н | L | Н | ВА | RFU | L | Н | CA | | | (BL4, on the Fly) | TIBAOT | '' | | _ | | _ | | D/\ | 111 0 | _ | | 0/1 | | | Read with Auto Precharge | RDAS8 | н | Н | L | Н | L | Н | ВА | RFU | Н | Н | CA | | | (BL8, on the Fly) | 1157.00 | | | _ | | _ | | | | | | 071 | | | No Operation | NOP | Н | Н | L | Н | Н | Н | V | V | V | V | V | 10 | | Device Deselected | DES | Н | Н | Н | Х | X | Х | Х | X | X | X | Х | 11 | | ZQ calibration Long | ZQCL | Н | Н | L | Н | Н | L | Χ | X | Χ | Н | Х | | | ZQ calibration Short | ZQCS | Н | Н | L | Н | Н | L | X | X | X | L | Х | | | Power Down Entry | PDE | Н | L | L | Н | Н | Н | V | V | V | V | V | 6,12 | | 1 Ower Down Lifty | I DE | '' | _ | Н | X | Χ | Χ | Х | Х | Х | Х | Х | 0,12 | | Power Down Exit | PDX | | н | L | Н | Н | Н | V | V | V | V | V | 6.10 | | FOWEI DOWITEXIL | PDX | L | П | Н | Х | Х | Х | Χ | Χ | Х | Х | Х | 6,12 | #### Note: - 1. All DDR3 SDRAM commands are defined by states of $\overline{\text{CS}}$ , $\overline{\text{RAS}}$ , $\overline{\text{CAS}}$ , $\overline{\text{WE}}$ and CKE at the rising edge of the clock. The MSB of BA, RA, and CA are device density and configuration dependant - 2. RESET is Low enable command which will be used only for asynchronous reset so must be maintained HIGH during any function. - 3. Bank addresses (BA) determine which bank is to be operated upon. For (E)MRS BA selects an (Extended) Mode Register 4. "V" means "H or L (but a defined logic level)" and "X" means either "defined or undefined (like floating) logic level" - 5. Burst reads or writes cannot be terminated or interrupted and Fixed/on the fly BL will be defined by MRS - 6. The Power Down Mode does not perform any refresh operations. - 7. The state of ODT does not affect the states described in this table. The ODT function is not available during Self Refresh. - 8. Self refresh exit is asynchronous. - 9. $V_{\text{REF}}(\text{Both }V_{\text{REFDQ}} \text{ and }V_{\text{REFCA}})$ must be maintained during Self Refresh operation. - 10. The No Operation command (NOP) should be used in cases when the DDR3 SDRAM is in an idle or a wait state. The purpose of the No Operation command (NOP) is to prevent the DDR3 SDRAM from registering any unwanted commands between operations. A No Operation command will not terminate a previous operation that is still executing, such as a burst read or write cycle. - 11. The Deselect command performs the same function as a No Operation command. - 12. Refer to the CKE Truth Table for more detail with CKE transition ### **CKE Truth Table** (a) Note 1~7 apply to the entire Command truth table (b) CKE low is allowed only if tMRD and tMOD are satisfied | | | Œ | | | | |----------------------------|-----------------------------------|--------------------------------|-----------------------------------|----------------------------|----------------| | Current State <sup>2</sup> | Previous Cycle <sup>1</sup> (N-1) | Current Cycle <sup>1</sup> (N) | Command (N) 3<br>RAS, CAS, WE, CS | Action (N) <sup>3</sup> | Notes | | Power Down | L | L | Χ | Maintain Power-Down | 14, 15 | | Fower Down | L | Н | DESELECT or NOP | Power Down Exit | 11, 14 | | Self Refresh | L | L | Χ | Maintain Self Refresh | 15, 16 | | Sell Reliesii | L | Н | DESELECT or NOP | Self Refresh Exit | 8, 12, 16 | | Bank(s) Active | Н | L | DESELECT or NOP | Active Power Down Entry | 11, 13, 14 | | Reading | Н | L | DESELECT or NOP | Power Down Entry | 11, 13, 14, 17 | | Writing | Н | L | DESELECT or NOP | Power Down Entry | 11, 13, 14, 17 | | Precharging | Н | L | DESELECT or NOP | Power Down Entry | 11, 13, 14, 17 | | Refreshing | Н | L | DESELECT or NOP | Precharge Power Down Entry | 11 | | All Banks Idle | Н | L | DESELECT or NOP | Precharge Power Down Entry | 11,13, 14, 18 | | All Daliks Idle | Н | L | REFRESH | Self Refresh Entry | 9, 13, 18 | | | For more details | with all signals See "C | Command Truth Table," on previ | ous page | 10 | #### Notes - 1. CKE (N) is the logic state of CKE at clock edge N; CKE (N-1) was the state of CKE at the previous clock edge. - 2. Current state is defined as the state of the DDR3 SDRAM immediately prior to clock edge N - 3. COMMAND (N) is the command registered at clock edge N, and ACTION (N) is a result of COMMAND (N), ODT is not included here - 4. All states and sequences not shown are illegal or reserved unless explicitly described elsewhere in this document - 5. The state of ODT does not affect the states described in this table. The ODT function is not available during Self Refresh - 6. CKE must be registered with the same value on tCKEmin consecutive positive clock edges. CKE must remain at the valid input level the entire time it takes to achieve the tCKEmin clocks of registeration. Thus, after any CKE transition, CKE may not transition from its valid level during the time period of tIS + tCKEmin + tIH. - 7. DESELECT and NOP are defined in the Command truth table - 8. On Self Refresh Exit DESELECT or NOP commands must be issued on every clock edge occurring during the tXS period. Read or ODT commands may be issued only after tXSDLL is satisfied. - 9. Self Refresh mode can only be entered from the All Banks Idle state. - 10. Must be a legal command as defined in the Command Truth Table. - 11. Valid commands for Power Down Entry and Exit are NOP and DESELECT only. - 12. Valid commands for Self Refresh Exit are NOP and DESELECT only. - 13. Self Refresh can not be entered while Read or Write operations. See 'Self-Refresh Operation" and 'Power-Down Modes" on later section for a detailed list of restrictions. - 14. The Power Down does not perform any refresh operations. - 15. "X" means "don't care (including floating around $V_{REF}$ )" in Self Refresh and Power Down. It also applies to Address pins - 16. $V_{REF}$ (Both $V_{REFDQ}$ and $V_{REFCA}$ ) must be maintained during Self Refresh operation. - 17. If all banks are closed at the conclusion of the read, write or precharge command, then Precharge Power Down is entered, otherwise Active Power - 18. 'Idle state' means that all banks are closed(tRP,tDAL,etc. satisfied) and CKE is high and all timings from previous operations are satisfied (tMRD,tMOD,tRFC,tZQinit,tZQoper,tZQCS,etc)as well as all SRF exit and Power Down exit parameters are satisfied (tXS,tXP,tXPDLL,etc) ### Absolute Maximum DC Ratings | Symbol | Parameter | Rating | Units | Notes | |-----------|-------------------------------------|-------------|-------|-------| | VDD | Voltage on VDD pin relative to VSS | -0.4 ~ 1.8 | V | 1,3 | | VDDQ | Voltage on VDDQ pin relative to VSS | -0.4 ~ 1.8 | V | 1,3 | | VIN, VOUT | Voltage on any pin relative to VSS | -0.4 ~ 1.8 | V | 1 | | TSTG | Storage Temperature | -55 to +100 | °C | 1,2 | #### NOTE: - Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indi-cated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. - 2. Storage Temperature is the case surface temperature on the center/top side of the DRAM. For the measurement conditions, please refer to JESD51-2 standard. - 3. VDD and VDDQ must be within 300mV of each other at all times; and VREF must be not greater than 0.6 x VDDQ, When VDD and VDDQ are less than 500mV; VREF may be equal to or less than 300mV. ### **Operating Temperature Condition** | Symbol | Parameter | | g | Unit | Notes | |--------|---------------------------------------------------------------|-----|-----|------|-------| | | Parameter | Min | Max | Unit | notes | | Tcase | Case operating temperature for commercial temperature product | 0 | 95 | °C | 1,2,3 | | Tcase | Case operating temperature for industrial temperature product | -40 | 95 | °C | 1,2,3 | ### NOTE: - 1. Operating temperature is the case surface temperature on the center/top side of the DRAM. - 2. The Normal Temperature Range specifies the temperatures where all DRAM specifications will be supported. During operation this temperature range must be maintained under all operating conditions. - 3. Some applications require operation of the DRAM in the Extended Temperature Range between +85°C and +105°C case temperature. Full specifications are guaranteed in this range, but the following additional conditions applies: - a) Refresh commands must be doubled in frequency, therefore reducing the refresh interval tREFI to $3.9\mu s$ . (This double refresh requirement may not apply for some devices.) - b) If Self-refresh operation is required in the Extended Temperature Range, then it is mandatory to either use the Manual Self-Refresh mode with Extended Temperature Range capability (MR2 bit [A6, A7] = [0, 1]) or enable the optional Auto Self-Refresh mode (MR2 bit [A6, A7] = [1, 0]). ### Recommended DC Operating Conditions | Symbol Parameter | | Operation | Rating | | | Units | Notes | |------------------|--------------------------------|-----------|--------|------|-------|-------|-------| | Symbol | Parameter | Voltage | Min | Тур | Max | Units | notes | | VDD | Supply voltage | 1.35 | 1.283 | 1.35 | 1.45 | V | 1,2,3 | | VUU | Supply voltage | 1.5 | 1.425 | 1.5 | 1.575 | V | 1,2,3 | | VDDO | VDDQ Supply voltage for Output | 1.35 | 1.283 | 1.35 | 1.45 | V | 1,2,3 | | VDDQ | | 1.5 | 1.425 | 1.5 | 1.575 | V | 1,2,3 | ### NOTE: - 1. Under all conditions VDDQ must be less than or equal to VDD. - 2. VDDQ tracks with VDD. AC parameters are measured with VDD and VDDQ tied together. - 3. VDD and VDDQ rating are determinated by operation voltage. ## AC and DC Input Measurement Levels ## Single-Ended AC and DC Input Levels for Command and Address (1.35V) | Symbol | Parameter | Min | Max | Units | Notes | |---------------|-----------------------------------------|--------------|--------------|-------|--------| | VIHCA (DC90) | DC input logic high | VREF + 0.090 | VDD | V | 1,5(a) | | VILCA (DC90) | DC input logic low | VSS | VREF - 0.090 | V | 1,6(a) | | VIHCA (AC160) | AC input logic high<br>DDR3L-1600, 1333 | VREF + 0.160 | - | V | 1,2 | | | DDR3L-1866 | - | - | | | | VILCA (AC160) | AC input logic low<br>DDR3L-1600, 1333 | - | VREF - 0.160 | V | 1,2 | | | DDR3L-1866 | - | - | | | | VIHCA (AC135) | AC input logic high<br>DDR3L-1600, 1333 | VREF + 0.135 | - | V | 1,2 | | | DDR3L-1866 | VREF + 0.135 | - | | | | VILCA (AC135) | AC input logic low<br>DDR3L-1600, 1333 | - | VREF - 0.135 | V | 1,2 | | | DDR3L-1866 | - | VREF - 0.135 | | | | VIHCA (AC125) | AC input logic high<br>DDR3L-1600, 1333 | - | - | V | 1,2 | | - ( , | DDR3L-1866 | VREF + 0.125 | - | | , | | VILCA (AC125) | AC input logic low<br>DDR3L-1600, 1333 | - | - | V | 1,2 | | | DDR3L-1866 | - | VREF - 0.125 | | ,- | | VREFCA (DC) | Reference voltage for ADD, CMD inputs | 0.49 * VDD | 0.51 * VDD | V | 3,4 | ### Single-Ended AC and DC Input Levels for Command and Address (1.5V) | Symbol | Parameter | Min | Max | Units | Notes | |---------------|----------------------------------------|--------------|--------------|-------|---------| | VIHCA (DC100) | DC input logic high | VREF + 0.100 | VDD | V | 1, 5(b) | | VILCA (DC100) | DC input logic low | VSS | VREF - 0.100 | V | 1, 6(b) | | VIHCA (AC175) | AC input logic high<br>DDR3-1600, 1333 | VREF + 0.175 | - | V | 1,2,7 | | , | DDR3-1866 | - | - | | | | VILCA (AC175) | AC input logic low<br>DDR3-1600, 1333 | - | VREF - 0.175 | V | 1,2,8 | | | DDR3-1866 | - | - | | | | VIHCA (AC150) | AC input logic high<br>DDR3-1600, 1333 | VREF + 0.150 | - | V | 1,2,7 | | , , | DDR3-1866 | - | - | | | | VILCA (AC150) | AC input logic low DDR3-1600, 1333 | - | VREF - 0.150 | V | 1,2,8 | | , | DDR3-1866 | - | - | | | | VIHCA (AC135) | AC input logic high<br>DDR3-1600, 1333 | - | - | V | 1,2 | | | DDR3-1866 | VREF + 0.135 | - | | | | VILCA (AC135) | AC input logic low<br>DDR3-1600, 1333 | - | - | V | 1,2 | | | DDR3-1866 | - | VREF - 0.135 | | | | VIHCA (AC125) | AC input logic high<br>DDR3-1600, 1333 | - | - | V | 1,2 | | , , | DDR3-1866 | VREF + 0.125 | - | | | | VILCA (AC125) | AC input logic low<br>DDR3-1600, 1333 | - | - | V | 1,2 | | . , | DDR3-1866 | - | VREF - 0.125 | | | | VREFCA (DC) | Reference voltage for ADD, CMD inputs | 0.49 * VDD | 0.51 * VDD | V | 3,4 | ### NOTE: - 1. For input only pins except /RESET : VREF = VREFCA (DC). - 2. See Overshoot and Undershoot Specifications section. - 3. The AC peak noise on VREF may not allow VREF to deviate from VREFCA (DC) by more than $\pm 1\%$ VDD (for reference : approx. $\pm 15$ mV). - 4. For reference : approx. VDD/2 ±15 mV. - 5. VIH(dc) is used as a simplified symbol for VIH.CA(a) 1.35V: DC90, b) 1.5V: DC100) - 6. VIL(dc) is used as a simplified symbol for VIL.CA(a) 1.35V: DC90, b) 1.5V: DC100) - 7. VIH(ac) is used as a simplified symbol for VIH.CA(AC175) and VIH.CA(AC150); VIH.CA(AC175) value is used when VREF + 175mV is referenced and VIH.CA(AC150) value is used when VREF + 150mV is referenced. - 8. VIL(ac) is used as a simplified symbol for VIL.CA(AC175) and VIL.CA(AC150); VIL.CA(AC175) value is used when VREF 175mV is referenced and VIL.CA(AC150) value is used when VREF 150mV is referenced. ## Single-Ended AC and DC Input Levels for DQ and DM (1.35V) | Symbol | Parameter | Min | Max | Units | Notes | |---------------|-----------------------------------------------|--------------|--------------|-------|--------| | VIHDQ (DC90) | DC input logic high | VREF + 0.090 | VDD | V | 1,5(a) | | VILDQ (DC90) | DC input logic low | VSS | VREF - 0.090 | V | 1,6(a) | | VIHDQ (AC160) | DDR3L-1866, 1600, 1333 | - | - | V | 1,2 | | VILDQ (AC160) | AC input logic low<br>DDR3L-1866, 1600, 1333 | - | - | V | 1,2 | | VIHDQ (AC135) | AC input logic high<br>DDR3L-1866, 1600, 1333 | VREF + 0.135 | .135 - | | 1,2 | | VILDQ (AC135) | AC input logic low<br>DDR3L-1866, 1600, 1333 | - | VREF - 0.135 | V | 1,2 | | VIHDQ (AC130) | AC input logic high<br>DDR3L-1600, 1333 | - | - | V | 1,2 | | | DDR3L-1866 | VREF + 0.130 | - | | | | VILDQ (AC130) | AC input logic low<br>DDR3L-1600, 1333 | - | - | V | 1,2 | | | DDRL-1866 | - | VREF - 0.130 | | | | VREFDQ (DC) | Reference voltage for DQ, DM inputs | 0.49 * VDD | 0.51 * VDD | V | 3,4 | ## Single-Ended AC and DC Input Levels for DQ and DM (1.5V) | Symbol | Parameter | Min | Max | Units | Notes | |---------------|----------------------------------------|--------------|--------------|-------|--------| | VIHDQ (DC100) | DC input logic high | VREF + 0.100 | VDD | V | 1,5(b) | | VILDQ (DC100) | DC input logic low | VSS | VREF - 0.100 | V | 1,6(b) | | VIHDQ (AC175) | DDR3-1866, 1600, 1333 | - | - | V | 1,2,7 | | VILDQ (AC175) | DDR3-1866, 1600, 1333 | - | - | V | 1,2,8 | | VIHDQ (AC150) | AC input logic high<br>DDR3-1600, 1333 | VREF + 0.150 | - | V | 1,2,7 | | | DDR3-1866 | - | - | | | | VILDQ (AC150) | AC input logic low<br>DDR3-1600, 1333 | - | VREF - 0.150 | V | 1,2,8 | | | DDR3-1866 | - | - | | | | VIHDQ (AC135) | AC input logic high<br>DDR3-1600, 1333 | - | - | V | 1,2 | | | DDR3-1866 | VREF + 0.135 | - | | | | VILDQ (AC135) | AC input logic low<br>DDR3-1600, 1333 | - | - | V | 1,2 | | | DDR3-1866 | - | VREF - 0.135 | | | | VREFDQ (DC) | Reference voltage for DQ, DM inputs | 0.49 * VDD | 0.51 * VDD | V | 3,4 | #### NOTE: - 1. For DQ and DM: VREF = VREFDQ (DC). - 2. See Overshoot and Undershoot Specifications section. - 3. The AC peak noise on VREF may not allow VREF to deviate from VREFDQ (DC) by more than ±1% VDD (for reference: approx. ±15 mV). - 4. For reference: approx. VDD/2 ±15 mV. - 5. VIH(dc) is used as a simplified symbol for VIH.DQ(a) 1.35V: DC90, b) 1.5V: DC100) - 6. VIL(dc) is used as a simplified symbol for VIL.DQ(a) 1.35V: DC90, b) 1.5V: DC100) - 7. VIH(ac) is used as a simplified symbol for VIH.DQ(AC175), VIH.DQ(AC150); VIH.DQ(AC175) value is used when VREF + 175mV is referenced, VIH.DQ(AC150) value is used when VREF + 150mV is referenced. - 8. VIL(ac) is used as a simplified symbol for VIL.DQ(AC175), VIL.DQ(AC150); VIL.DQ(AC175) value is used when VREF 175mV is referenced, VIL.DQ(AC150) value is used when VREF 150mV is referenced. #### **VREF Tolerances** The dc-tolerance limits and ac-noise limits for the reference voltages VREFCA and VREFDQ are illustrate in figure VREF(DC) tolerance and VREF AC-Noise limits. It shows a valid reference voltage VREF(t) as a function of time. (VREF stands for VREFCA and VREFDQ likewise). VREF(DC) is the linear average of VREF(t) over a very long period of time (e.g. 1 sec). This average has to meet the min/max requirement in Table of "Single-Ended AC and DC Input Levels for Command and Address". Furthermore VREF(t) may temporarily deviate from VREF(DC) by no more than +/- 1% VDD. VREF(DC) tolerance and VREF AC-Noise limits The voltage levels for setup and hold time measurements VIH(AC), VIH(DC), VIL(AC) and VIL(DC) are dependent on VREF. "VREF" shall be understood as VREF(DC), as defined in figure above, VREF(DC) tolerance and VREF AC- Noise limits. This clarifies, that DC-variations of VREF affect the absolute voltage a signal has to reach to achieve a valid high or low level and therefore the time to which setup and hold is measured. System timing and voltage budgets need to account for VREF(DC) deviations from the optimum position within the data-eye of the input signals. This also clarifies that the DRAM setup/hold specification and derating values need to include time and volt- age associated with VREF AC-noise. Timing and voltage effects due to AC-noise on VREF up to the speci- fied limit (+/-1% of VDD) are included in DRAM timings and their associated deratings. ## AC and DC Logic Input Levels for Differential Signals ### Differential signals definition Definition of differential ac-swing and "time above ac level" tDVAC ### Differential swing requirement for clock (CK - CK) and strobe (DQS - DQS) ### Differential AC and DC Input Levels (1.35V) | Symbol | Parameter | Min | Max | Units | Notes | |-------------|----------------------------|----------------------|----------------------|-------|-------| | VIHdiff | Differential input high | +0.18 | NOTE 3 | ٧ | 1 | | VILdiff | Differential input low | NOTE 3 | -0.18 | ٧ | 1 | | VIHdiff(AC) | Differential input high AC | 2 x (VIH(AC) - VREF) | NOTE 3 | ٧ | 2 | | VILdiff(AC) | Differential input low AC | NOTE 3 | 2 x (VIL(AC) - VREF) | ٧ | 2 | ### Differential AC and DC Input Levels(1.5V) | Symbol | Parameter | Min | Max | Units | Notes | |-------------|----------------------------|----------------------|----------------------|-------|-------| | VIHdiff | Differential input high | +0.2 | NOTE 3 | ٧ | 1 | | VILdiff | Differential input low | NOTE 3 | -0.2 | ٧ | 1 | | VIHdiff(AC) | Differential input high AC | 2 x (VIH(AC) - VREF) | NOTE 3 | ٧ | 2 | | VILdiff(AC) | Differential input low AC | NOTE 3 | 2 x (VIL(AC) - VREF) | V | 2 | ### NOTE: - 1. Used to define a differential signal slew-rate. - 2. for CK $\overline{\text{CK}}$ use VIH/VIL(AC) of address/command and VREFCA; for strobes (DQS, $\overline{\text{DQS}}$ ) use VIH/VIL(AC) of DQs and VREFDQ; if a reduced ac-high or ac-low level is used for a signal group, then the reduced level applies also here. - 3. These values are not defined, however the single-ended signals CK, $\overline{CK}$ , DQS, $\overline{DQS}$ need to be within the respective limits (VIH(DC) max, VIL(DC)min) for single-ended signals as well as the limitations for overshoot and undershoot. Refer to "Overshoot and Undershoot specification". ### Single-ended requirements for differential signals Each individual component of a differential signal (CK, DQS, $\overline{\text{CK}}$ , $\overline{\text{DQS}}$ ) has also to comply with certain requirements for single-ended signals. CK and CK have to approximately reach VSEH min / VSEL max [ approximately equal to the AC-levels ( VIH(AC) / VIL(AC) ) for Address/command signals ] in every half-cycle. DQS, $\overline{DQS}$ have to reach VSEH min / VSEL max [ approximately the ac-levels ( VIH(AC) / VIL(AC) ) for DQ signals ] in every half-cycle proceeding and following a valid transition. Note that the applicable AC-levels for Address/command and DQ's might be different per speed-bin etc. E.g. if VIH150(AC) / VIL150(AC) is used for Address/command signals, then these AC-levels apply also for the single-ended components of differential CK and $\overline{CK}$ Single-ended requirement for differential signals Note that while Address/command and DQ signal requirements are with respect to VREF, the single-ended components of differential signals have a requirement with respect to VDD/2; this is nominally the same. The transition of single-ended signals through the AC-levels is used to measure setup time. For single- ended components of differential signals the requirement to reach VSEL max, VSEH min has no bearing on timing, but adds a restriction on the common mode characteristics of these signals. Datasheet Version 1.0 23 IM2G16D3FDB ## Single-ended levels for CK, DQS, CK, DQS | Symbol | Parameter | Parameter Min Max | | Units | Notes | |--------|-------------------------------------------------|-------------------|-----------------|-------|-------| | VSEH | Single-ended high-level for strobes | (VDD/2) + 0.175 | NOTE 3 | ٧ | 1,2 | | VOEN | Single-ended high-level for $\overline{CK}, CK$ | (VDD/2) + 0.175 | NOTE 3 | V | 1,2 | | VSEL | Single-ended low-level for strobes | NOTE 3 | (VDD/2) - 0.175 | V | 1,2 | | VSEL | Single-ended low-level for $\overline{CK}, CK$ | NOTE 3 | (VDD/2) - 0.175 | V | 1,2 | #### NOTE: - For CK, CK use VIH/VIL(AC) of address/command; for strobes (DQS, DQS) use VIH/VIL(AC) of DQs. - VIH(AC)/VIL(AC) for DQs is based on VREFDQ; VIH(AC)/VIL(AC) for address/command is based on VREFCA; if a reduced AC-high or AC-low level is used for a signal group, then the reduced level applies also here. - 3. These values are not defined, however the single-ended components of differential signals CK, $\overline{CK}$ , DQS, $\overline{DQS}$ need to be within the respective limits (VIH(DC) max, VIL(DC) min) for single-ended signals as well as the limitations for overshoot and undershoot. Refer to "Overshoot and Undershoot specifications". To guarantee tight setup and hold times <u>as well</u> as out<u>put skew parameters with respect to clock and strobe, each cross point voltage of differential input signals (CK, CK and DQS, DQS) must meet the requirements in below table. The differential input cross point voltage VIX is measured from the actual cross point of true and complement signal to the mid level between of VDD and VSS.</u> VIX Definition ### Cross point voltage for differential input signals (CK, DQS): 1.35V | Symbol | Parameter | Min | Max | Units | Notes | |--------|-----------------------------------------------------------------------|------|-----|-------|-------| | VIX | Differential Input Cross Point Voltage relative to VDD/2 for CK, CK | -150 | 150 | mV | 1 | | VIX | Differential Input Cross Point Voltage relative to VDD/2 for DQS, DQS | -150 | 150 | mV | 1 | NOTE :1. Extended range for VIX is only allowed for clock and if single-ended clock input signals CK and CK are monotonic, have a single-ended swing VSEL / VSEH of at least VDD/2 +/- 250 mV, and the differential slew rate of CK-CK is larger than 3 V/ ns. Refer to the table of Cross point voltage for differential input signals (CK, DQS) for VSEL and VSEH standard values. ### Cross point voltage for differential input signals (CK, DQS): 1.5V | Symbol | Parameter | Min | Max | Units | Notes | |------------------------------------------------------------------------|-----------------------------------------------------------------------|------|-----|-------|-------| | VIX Differential Input Cross Point Voltage relative to VDD/2 for CK. C | | -150 | 150 | mV | | | VIX | Differential Input Cross Point Voltage relative to VDD/2 for CK, CK | | 175 | mV | 1 | | VIX | Differential Input Cross Point Voltage relative to VDD/2 for DQS, DQS | -150 | 150 | mV | | NOTE :1. Extended range for VIX is only allowed for clock and if single-ended clock input signals CK and CK are mono- tonic, have a single-ended swing VSEL / VSEH of at least VDD/2 +/- 250 mV, and the differential slew rate of CK-CK is larger than 3 V/ ns. Refer to the table of Cross point voltage for differential input signals (CK, DQS) for VSEL and VSEH standard values. ### Differential input slew rate definition | Decembries | Meas | sured | Defined by | |---------------------------------------------------------------------|---------------|---------------|--------------------------------------------| | Description | From | То | Defined by | | Differential input slew rate for rising edge ( CK-CK and DQS-DQS ) | VILdiff (max) | VIHdiff (min) | VIHdiff (min) - VILdiff (max) Delta TRdiff | | Differential input slew rate for falling edge ( CK-CK and DQS-DQS ) | VIHdiff (min) | VILdiff (max) | VIHdiff (min) - VILdiff (max) Delta TFdiff | NOTE: The differential signal (i.e. CK - $\overline{\text{CK}}$ and DQS - $\overline{\text{DQS}}$ ) must be linear between these thresholds. Differential Input Slew Rate definition for DQS, $\overline{\text{DQS}}$ , and CK, $\overline{\text{CK}}$ # IDD Specification VDD, VDDQ = 1.35V (1.283V to 1.45V) | Conditions | Symbol | Data rate | IDD max | Unit | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------------|----------------|------| | Conditions | Cymbo. | (Mbps) | X16 | 0 | | Operating One Bank Active-Precharge Current; CKE: High; External clock: On; tCK, nRC, nRAS, CL: see timing used table; BL: 8; AL: 0; : High between ACT and PRE; Command, Address: partially toggling; Data IO: FLOATING; DM:stable at 0; Bank Activity: Cycling with one bank active at a time; Output Buffer and RTT: Enabled in Mode Registers; ODT Signal: stable at 0 | IDD0 | 1866<br>1600<br>1333 | 75<br>70<br>65 | mA | | Operating One Bank Active-Read-Precharge Current; CKE: High; External clock: On; tCK, nRC, nRAS, nRCD, CL: see timing used table; BL: 81; AL: 0; : High between ACT, RD and PRE; Command, Address, Data IO: partially toggling; DM: stable at 0; Bank Activity: Cycling with one bank active at a time; Output Buffer and RTT: Enabled in Mode Registers; ODT Signal: stable at 0 | IDD1 | 1866<br>1600<br>1333 | 85<br>80<br>75 | mA | | Precharge Power-Down Current Slow Exit; CKE: Low; External clock: On; tCK, CL: see timing used table; BL: 8; AL: 0; : stable at 1; Command, Address: stable at 0; Data IO: FLOATING; DM: stable at 0; Bank Activity: all banks closed; Output Buffer and RTT: Enabled in Mode Registers; ODT Signal: stable at 0; Precharge Power Down Mode: Slow Exit | IDD2P0 | 1866<br>1600<br>1333 | 15<br>15<br>15 | mA | | Precharge Power-Down Current Fast Exit; CKE: Low; External clock: On; tCK, CL: see timing used table; BL: 8; AL: 0; : stable at 1; Command, Address: stable at 0; Data IO: FLOATING; DM: stable at 0; Bank Activity: all banks closed; Output Buffer and RTT: Enabled in Mode Registers; ODT Signal: stable at 0; Precharge Power Down Mode: Fast Exit | IDD2P1 | 1866<br>1600<br>1333 | 25<br>22<br>20 | mA | | Precharge Standby Current; CKE: High; External clock: On; tCK, CL: see timing used table; BL: 8; AL: 0; : stable at 1; Command, Address: partially toggling; Data IO: FLOATING; DM:stable at 0; Bank Activity: all banks closed; Output Buffer and RTT: Enabled in Mode Registers; ODT Signal: stable at 0 | IDD2N | 1866<br>1600<br>1333 | 40<br>35<br>30 | mA | | Precharge Quiet Standby Current; CKE: High; External clock: On; tCK, CL: see timing used table; BL: 8; AL: 0; : stable at 1; Command, Address: stable at 0; Data IO: FLOAT- ING; DM: stable at 0; Bank Activity: all banks closed; Output Buffer and RTT: Enabled in Mode Registers; ODT Signal: stable at 0 | IDD2Q | 1866<br>1600<br>1333 | 40<br>35<br>30 | mA | | Conditions | Symbol | Data rate (Mbps) | IDD max<br>X16 | Unit | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------------|-------------------|------| | Active Power-Down Current; CKE: Low; External clock: On; tCK, CL: see timing used table; BL: 8; AL: 0; : stable at 1; Command, Address: stable at 0; Data IO: FLOATING; DM: stable at 0; Bank Activity: all banks open; Output Buffer and RTT: Enabled in Mode Registers; ODT Signal: stable at 0 | IDD3P | 1866<br>1600<br>1333 | 40<br>35<br>30 | mA | | Active Standby Current; CKE: High; External clock: On; tCK, CL: see timing used table; BL: 8; AL: 0; : stable at 1; Command, Address: partially toggling; Data IO: FLOATING; DM: stable at 0; Bank Activity: all banks open; Output Buffer and RTT: Enabled in Mode Registers; ODT Signal: stable at 0 | IDD3N | 1866<br>1600<br>1333 | 55<br>55<br>53 | mA | | Operating Burst Read Current; CKE: High; External clock: On; tCK, CL: see timing used table; BL: 8; AL: 0; : High between RD; Command, Address: partially toggling; Data IO: seamless read data burst with different data between one burst and the next one; DM: stable at 0; Bank Activity: all banks open, RD commands cycling through banks: 0,0,1,1,2,2,; Output Buffer and RTT: Enabled in Mode Registers; ODT Signal: stable at 0 | IDD4R | 1866<br>1600<br>1333 | 160<br>155<br>150 | mA | | Operating Burst Write Current; CKE: High; External clock: On; tCK, CL: see timing used table; BL: 8; AL: 0; : High between WR; Command, Address: partially toggling; Data IO: seamless write data burst with different data between one burst and the next one; DM: stable at 0; Bank Activity: all banks open, WR commands cycling through banks: 0,0,1,1,2,2,; Output Buffer and RTT: Enabled in Mode Registers; ODT Signal: stable at HIGH | IDD4W | 1866<br>1600<br>1333 | 170<br>160<br>150 | mA | | Burst Refresh Current; CKE: High; External clock: On; tCK, CL, nRFC: see timing used table; BL: 8; AL: 0; : High between REF; Command, Address: partially toggling; Data IO: FLOATING; DM:stable at 0; Bank Activity: REF command every nRFC; Output Buffer and RTT: Enabled in Mode Registers; ODT Signal: stable at 0 | IDD5B | 1866<br>1600<br>1333 | 150<br>145<br>140 | mA | | Self Refresh Current: Normal Temperature Range; TCASE: 0-85°C; Auto Self-Refresh (ASR): Disabled; Self-Refresh Temperature Range (SRT): Normal; CKE: Low; External clock: Off; CK and CK: LOW; CL: see timing used table; BL: 8; AL: 0; CS, Command, Address, Data IO: FLOATING; DM: stable at 0; Bank Activity: Self-Refresh operation; Output Buffer and RTT: Enabled in Mode Registers; ODT Signal: FLOATING | IDD6 | 1866<br>1600<br>1333 | 15<br>15<br>15 | mA | | Self Refresh Current: Extended Temperature Range; TCASE: 0-95°C; Auto Self-Refresh (ASR): Disabled; Self-Refresh Temperature Range (SRT): Extended; CKE: Low; External clock: Off; CK and CK: LOW; CL: see timing used table; BL: 8; AL: 0; CS, Command, Address, Data IO: FLOATING; DM: stable at 0; Bank Activity: Extended Temperature Self-Refresh operation; Output Buffer and RTT: Enabled in Mode Registers; ODT Signal: FLOATING | IDD6ET | 1866<br>1600<br>1333 | 20<br>20<br>20 | mA | | Conditions | Symbol | Data rate<br>(Mbps) | IDD max<br>X16 | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------------|-------------------|------| | Operating Bank Interleave Read Current; CKE: High; External clock: On; tCK, nRC, nRAS, nRCD, nRRD, nFAW, CL: see timing used table; BL: 8; AL: CL-1; CS: High between ACT and RDA; Command, Address: partially toggling; Data IO: read data bursts with different data between one burst and the next one; DM: stable at 0; Bank Activity: two times interleaved cycling through banks (0, 1, 7) with different addressing; Output Buffer and RTT: Enabled in Mode Registers; ODT Signal: stable at 0 | IDD7 | 1866<br>1600<br>1333 | 250<br>240<br>230 | mA | | RESET Low Current; RESET: Low; External clock: off; CK and CK: LOW; CKE: FLOATING; CS, Command, Address, Data IO: FLOATING; ODT Signal: FLOATING | IDD8 | 1866<br>1600<br>1333 | 14<br>14<br>14 | mA | ### NOTE: - 1) Burst Length: BL8 fixed by MRS: set MR0 A[1,0]=00B - 2) Output Buffer Enable: set MR1 A[12] = 0B; set MR1 A[5,1] = 01B; RTT\_Nom enable: set MR1 A[9,6,2] = 011B; RTT\_Wr enable: set MR2 A[10,9] = 10B - 3) Precharge Power Down Mode: set MR0 A12=0B for Slow Exit or MR0 A12=1B for Fast Exit - 4) Auto Self-Refresh (ASR): set MR2 A6 = 0B to disable or 1B to enable feature - 5) Self-Refresh Temperature Range (SRT): set MR2 A7=0B for normal or 1B for extended temperature range - 6) Refer to DRAM supplier data sheet and/or DIMM SPD to determine if optional features or requirements are supported by DDR3 SDRAM - 7) Read Burst type: Nibble Sequential, set MR0 A[3]=0B ### Timing used for IDD and IDDQ Measured - Loop Patterns | Speed | DDR3-1333 | DDR3-1600 | DDR3-1866 | Unit | |----------------------|-----------|-----------|-----------|------| | CL-nRCD-nRP | 9-9-9 | 11-11-11 | 13-13-13 | Onit | | tCKmin | 1.5 | 1.25 | 1.071 | ns | | CL | 9 | 11 | 13 | nCK | | tRCDmin | 9 | 11 | 13 | nCK | | tRCmin | 33 | 39 | 45 | nCK | | tRASmin | 24 | 28 | 32 | nCK | | tRPmin | 9 | 11 | 13 | nCK | | tFAW (2KB page size) | 30 | 32 | 33 | nCK | | tRRD (2KB page size) | 5 | 6 | 6 | nCK | | tRFC | 107 | 128 | 150 | nCK | ## DDR3-1333 Speed Bins | | Spe | ed Bin | | -15E (DD | R3-1333) | | | |-----------------------------|------------------------------------|--------------|----------|----------|-----------|------|---------| | | CL-nR | CD-nRP | | 9-9 | 9-9 | Unit | Notes | | | Parameter | | Symbol | Min | Max | | | | Internal read com | nternal read command to first data | | tAA | 13.5 | 20 | ns | | | Active to read or v | write delay time | ) | tRCD | 13.5 | - | ns | | | Precharge comm | and period | | tRP | 13.5 | - | ns | | | Active to active/a | uto-refresh com | nmand time | tRC | 49.5 | - | ns | | | Active to prechar | ge command pe | eriod | tRAS | 36 | 9 * tREFI | ns | | | | CL = 5 | CWL = 5 | tCK(avg) | 3.0 | 3.3 | ns | 1,2,3,6 | | OI | OL = 5 | CWL = 6,7 | tCK(avg) | Reserved | Reserved | ns | 4 | | | | CWL = 5 | tCK(avg) | 2.5 | 3.3 | ns | 1,2,3,6 | | | CL = 6 | CWL = 6 | tCK(avg) | Reserved | Reserved | ns | 4 | | | | CWL = 7 | tCK(avg) | Reserved | Reserved | ns | 4 | | | | CWL = 5 | tCK(avg) | Reserved | Reserved | ns | 4 | | | CL = 7 | CWL = 6 | tCK(avg) | 1.875 | < 2.5 | ns | 1,2,3,6 | | Average Clock<br>Cycle Time | | CWL = 7 | tCK(avg) | Reserved | Reserved | ns | 4 | | Cycle Time | | CWL = 5 | tCK(avg) | Reserved | Reserved | ns | 4 | | | CL = 8 | CWL = 6 | tCK(avg) | 1.875 | < 2.5 | ns | 1,2,3,6 | | | | CWL = 7 | tCK(avg) | Reserved | Reserved | ns | 4 | | | 01 0 | CWL = 5, 6 | tCK(avg) | Reserved | Reserved | ns | 4 | | | CL = 9 | CWL = 7 | tCK(avg) | 1.5 | < 1.875 | ns | 1,2,3 | | | CL = 10 | CWL = 5, 6 | tCK(avg) | Reserved | Reserved | ns | 4 | | | OL = 10 | CWL = 7 | tCK(avg) | Reserved | Reserved | ns | 4 | | | Supporte | d CL setting | | 5, 6, 7, | 8, 9, 10 | nCK | | | | Supported | CWL setting | | 5, ( | 6, 7 | nCK | | # DDR3-1600 Speed Bins | | Spe | ed Bin | | - 125 (DE | PR3-1600) | | | |---------------------|-------------------------|--------------|----------------------|-----------------------|-----------------------|------|---------| | | CL-nF | CD-nRP | | 11-1 | 1-11 | Unit | Notes | | | Parameter | | Symbol | Min | Max | | | | Internal read com | I command to first data | | taa | 13.75 | 20 | ns | | | Active to read or v | write delay tim | e | trcd | 13.75 | - | ns | | | Precharge comm | and period | | t <sub>RP</sub> | 13.75 | - | ns | | | Active to active/a | uto-refresh cor | mmand time | trc | 48.75 | - | ns | | | Active to precharg | ge command p | eriod | tras | 35 | 9 * t <sub>REFI</sub> | ns | | | | CL = 5 | CWL = 5 | tck(avg) | 3.0 | 3.3 | ns | 1,2,3,7 | | | OL = 5 | CWL = 6,7 | t <sub>CK(avg)</sub> | Reserved | Reserved | ns | 4 | | | CL = 6 | CWL = 5 | t <sub>CK(avg)</sub> | 2.5 | 3.3 | ns | 1,2,3,7 | | | | CWL = 6 | t <sub>CK(avg)</sub> | Reserved | Reserved | ns | 4 | | | | CWL = 7 | t <sub>CK(avg)</sub> | Reserved | Reserved | ns | 4 | | | | CWL = 5 | t <sub>CK(avg)</sub> | Reserved | Reserved | ns | 4 | | | CL = 6 | CWL = 6 | t <sub>CK(avg)</sub> | 1.875 | < 2.5 | ns | 1,2,3,7 | | | | CWL = 7 | t <sub>CK(avg)</sub> | Reserved | Reserved | ns | 4 | | Average Clock | | CWL = 5 | t <sub>CK(avg)</sub> | Reserved | Reserved | ns | 4 | | Cycle Time | CL = 8 | CWL = 6 | t <sub>CK(avg)</sub> | 1.875 | < 2.5 | ns | 1,2,3,7 | | | | CWL = 7 | t <sub>CK(avg)</sub> | Reserved | Reserved | ns | 4 | | | CL = 9 | CWL = 5, 6 | t <sub>CK(avg)</sub> | Reserved | Reserved | ns | 4 | | | OL = 9 | CWL = 7 | t <sub>CK(avg)</sub> | 1.5 | < 1.875 | ns | 1,2,3,7 | | | | CWL = 5, 6 | t <sub>CK(avg)</sub> | Reserved | Reserved | ns | 4 | | | CL = 10 | CWL = 7 | t <sub>CK(avg)</sub> | 1.5 | < 1.875 | ns | 1,2,3,7 | | | | CWL = 8 | t <sub>CK(avg)</sub> | Reserved | Reserved | ns | 4 | | | CL = 11 | CWL = 5, 6,7 | t <sub>CK(avg)</sub> | Reserved | Reserved | ns | 4 | | | OL = II | CWL = 8 | t <sub>CK(avg)</sub> | 1.25 | < 1.5 | ns | 1,2,3 | | | Supporte | d CL setting | | 5, 6, 7, 8, 9, 10, 11 | | nCK | | | | Supported | CWL setting | | 5, 6 | , 7, 8 | nCK | | # DDR3-1866 Speed Bins | Speed Bin | | | - 107 (DD | R3-1866) | | | | |---------------------|-----------------|---------------|----------------------|------------------------|-----------------------|------|---------| | | CL-nF | CD-nRP | | 13-1 | 3-13 | Unit | Notes | | | Parameter | | Symbol | Min | Max | - | | | Internal read com | mand to first d | lata | taa | 13.91 | 20 | ns | | | Active to read or v | vrite delay tim | е | trcd | 13.91 | - | ns | | | Precharge comma | and period | | tre | 13.91 | - | ns | | | Active to active/au | ıto-refresh cor | nmand time | trc | 47.91 | - | ns | | | Active to precharg | je command p | eriod | tras | 34 | 9 * t <sub>REFI</sub> | ns | | | | 01 5 | CWL = 5 | t <sub>CK(avg)</sub> | Reserved | Reserved | ns | 4 | | | CL = 5 | CWL = 6,7,8,9 | tck(avg) | Reserved | Reserved | ns | 4 | | | | CWL = 5 | tck(avg) | 2.5 | 3.3 | ns | 1,2,3,8 | | | CL = 6 | CWL = 6 | tck(avg) | Reserved | Reserved | ns | 4 | | | | CWL = 7,8,9 | tck(avg) | Reserved | Reserved | ns | 4 | | | | CWL = 5 | tck(avg) | Reserved | Reserved | ns | 4 | | | CL = 7 | CWL = 6 | tck(avg) | 1.875 | < 2.5 | ns | 1,2,3,8 | | 02. | | CWL = 7,8,9 | tck(avg) | Reserved | Reserved | ns | 4 | | | | CWL = 5 | tck(avg) | Reserved | Reserved | ns | 4 | | | CL = 8 | CWL = 6 | tck(avg) | 1.875 | < 2.5 | ns | 1,2,3,8 | | | CL = 8 | CWL = 7 | tck(avg) | Reserved | Reserved | ns | 4 | | | | CWL = 8,9 | tck(avg) | Reserved | Reserved | ns | 4 | | Average Clock | | CWL = 5,6 | tck(avg) | Reserved | Reserved | ns | 4 | | Cycle Time | 01 0 | CWL = 7 | tck(avg) | 1.5 | < 1.875 | ns | 1,2,3,8 | | | CL = 9 | CWL = 8 | tck(avg) | Reserved | Reserved | ns | 4 | | | | CWL = 9 | tck(avg) | Reserved | Reserved | ns | 4 | | | | CWL = 5,6 | tck(avg) | Reserved | Reserved | ns | 4 | | | CL = 10 | CWL = 7 | tck(avg) | 1.5 | < 1.875 | ns | 1,2,3,8 | | | | CWL = 8 | tck(avg) | Reserved | Reserved | ns | 4 | | | | CWL = 5,6,7 | tck(avg) | Reserved | Reserved | ns | 4 | | | CL = 11 | CWL = 8 | tck(avg) | 1.25 | < 1.5 | ns | 1,2,3,8 | | | | CWL = 9 | tck(avg) | Reserved | Reserved | ns | 4 | | | Cl 43 | CWL = 5,6,7,8 | tck(avg) | Reserved | Reserved | ns | 4 | | | CL = 12 | CWL = 9 | tck(avg) | Reserved | Reserved | ns | 4 | | | 61 43 | CWL = 5,6,7,8 | tck(avg) | Reserved | Reserved | ns | 4 | | | CL = 13 | CWL = 9 | tck(avg) | 1.07 | <1.25 | ns | 1,2,3 | | | Supporte | d CL setting | | 6, 7, 8, 9, 10, 11, 13 | | nCK | | | | Supported | CWL setting | | 5, 6, | 7, 8, 9 | nCK | | ### Speed Bin Table Notes NOTE: - 1. The CL setting and CWL setting result in tCK(avg) Min and tCK(avg) Max requirements. When making a selection of tCK(avg), both need to be fulfilled: Requirements from CL setting as well as requirements from CWL setting. - 2. tCK(avg) Min limits: Since CAS Latency is not purely analog data and strobe output are synchronized by the DLL all possible intermediate frequencies may not be guaranteed. An application should use the next smaller JEDEC standard tCK(avg) value (2.5, 1.875, 1.5, or 1.25 ns) when calculating CL [nCK] = tAA [ns] / tCK(avg) [ns], rounding up to the next "Supported CL". - 3. tCK(avg) Max limits: Calculate tCK(avg) = tAA Max / CL Selected and round the resulting tCK(avg) down to the next valid speed bin (i.e. 3.3ns or 2.5ns or 1.875 ns or 1.25 ns). This result is tCK(avg) Max corresponding to CL selected. - 4. "Reserved" settings are not allowed. User must program a different value. - 5. Any DDR3-1066 speed bin also supports functional operation at lower frequencies as shown in the table which are not subject to production tests but verified by design/characterization. - 6. Any DDR3-1333 speed bin also supports functional operation at lower frequencies as shown in the table which are not subject to production tests but verified by design/characterization. - 7. Any DDR3-1600 speed bin also supports functional operation at lower frequencies as shown in the table which are not subject to production tests but verified by design/characterization. - 8. Any DDR3-1866 speed bin also supports functional operation at lower frequencies as shown in the table which are not subject to production tests but verified by design/characterization. - 9. tREFI depends on operating case temperature (Tcase). - 10. For devices supporting optional downshift to CL=7 and CL=9, tAA/tRCD/tRP min must be 13.125 ns or lower. SPD settings must be programmed to match. For example, DDR3-1333(CL9) devices supporting downshift to DDR3-1066(CL7) should program 13.125 ns in SPD bytes for tAAmin (Byte 16), tRCDmin (Byte 18), and tRPmin (Byte 20). DDR3-1600(CL11) devices supporting downshift to DDR3-1333(CL9) or DDR3-1066(CL7) should program 13.125 ns in SPD bytes for tAAmin (Byte16), tRCDmin (Byte 18), and tRPmin (Byte 20). Once tRP (Byte 20) is programmed to 13.125ns, tRCmin (Byte 21,23) also should be programmed accod- ingly. For example, 49.125ns, (tRASmin + tRPmin = 36ns + 13.125ns) for DDR3-1333 and 48.125ns (tRASmin + tRPmin = 35ns + 13.125ns) for DDR3-1600. For devices supporting optional down binning to CL=11, CL=9 and CL=7, tAA/tRCD/tRPmin must be 13.125ns. SPD setting must be programed to match. For example, DDR3-1866 devices supporting down binning to DDR3-1600 or DDR3-1333 or 1066 should program 13.125ns in SPD bytes for tAAmin(byte16), tRCDmin(Byte18) and tRP-min (byte20). Once tRP (Byte20) is programmed to 13.125ns, tRCmin (Byte21,23) also should be programmed accord- ingly. For example, 47.125ns (tRASmin + tRPmin = 34ns + 13.125ns) ### AC Characteristics ( VDD = 1.35V; VDDQ =1.35V) | Doromotor | Cumbal | - 15E (DI | DR3-1333) | - 125 (DD | R3-1600) | Heit | Note | | |-----------------------------------------------------------|----------------------------------|-----------|-------------|------------|----------|-------------------------------------------------|-------|--| | Parameter | Symbol | Min | Max | Min | Max | Unit | Note | | | Average clock cycle time | t <sub>CK</sub> (avg) | | Please refe | Speed Bins | | ps | | | | Minimum clock cycle time (DLL-off mode) | t <sub>CK</sub><br>(DLL-off) | 8 | - | 8 | - | ns | 6 | | | Average CK high level width | t <sub>CH</sub> (avg) | 0.47 | 0.53 | 0.47 | 0.53 | t <sub>CK</sub> (avg) | | | | Average CK low level width | t <sub>CL</sub> (avg) | 0.47 | 0.53 | 0.47 | 0.53 | t <sub>CK</sub> (avg) | | | | Active Bank A to Active Bank B | + | 6 | - | 6 | - | ns | | | | command period for 1KB page size | t <sub>RRD</sub> | 4 | - | 4 | ı | nCK | | | | Active Bank A to Active Bank B | t <sub>RRD</sub> | 7.5 | - | 7.5 | - | ns | | | | command period for 2KB page size | יאאט | 4 | - | 4 | - | nCK | | | | Four activate window for 1KB page size | t <sub>FAW</sub> | 30 | - | 30 | - | ns | | | | Four activate window for 2KB page size | t <sub>FAW</sub> | 45 | - | 40 | - | ns | | | | | | | | 1.35V | | _ | 1 | | | Address and Control input hold time | t <sub>IH</sub> (base)<br>DC90 | 150 | - | 130 | - | ps | 16 | | | (VIH/VIL (DC) levels) | | 1.5V | | | | | | | | | t <sub>IH</sub> (base) 140 - 120 | - | ps | 16 | | | | | | | | | | 1.35V | | • | | | | Address and Control input setup time VIH/VIL (AC) levels) | t <sub>IS</sub> (base)<br>AC160 | 80 | - | 60 | - | ps | 16 | | | | | | | 1.5V | | | | | | | t <sub>IS</sub> (base)<br>AC175 | 65 | - | 45 | - | t <sub>CK</sub> (avg) ns nCK ns nCK ns ps | 16 | | | | | | | 1.35V | | | | | | Address and Control input setup time | t <sub>IS</sub> (base)<br>AC135 | 205 | - | 185 | - | ps | 16 | | | (VIH/VIL (AC) levels) | | | | 1.5V | | | | | | | t <sub>IS</sub> (base)<br>AC150 | 190 | - | 170 | - | ps ps ps | 16,24 | | | | | | | 1.35V | | ps ps ps ps | | | | DQ and DM input hold time | t <sub>DH</sub> (base)<br>DC90 | 75 | - | 55 | - | ps | 17 | | | (VIH/VIL (DC) levels) | | | <u> </u> | 1.5V | | - | l | | | | t <sub>DH</sub> (base)<br>DC100 | 65 | - | 45 | - | ps ps ps ps ps ps ps | 17 | | | | <u> </u> | | | 1.35V | | • | • | | | DQ and DM input setup time | t <sub>DS</sub> (base)<br>AC160 | - | - | - | - | ps | 17 | | | (VIH/VIL (AC) levels) | | | | 1.5V | | | | | | | t <sub>DS</sub> (base)<br>AC175 | - | - | - | - | ps | 17 | | | | | | 1 | | | | | | | Parameter | | - 15E (DI | DR3-1333) | - 125 (DD | PR3-1600) | | | |--------------------------------------------------------------------------------|---------------------------------|-----------|-------------|---------------|-----------|-----------------------|-------| | Parameter | Symbol | Min | Max | Min | Max | Unit | Note | | | | | • | 1.35V | • | • | • | | DQ and DM input setup time | t <sub>DS</sub> (base)<br>AC135 | 45 | - | 25 | - | ps | 17 | | (VIH/VIL (AC) levels) | | | l | 1.5V | | l. | | | | t <sub>DS</sub> (base)<br>AC150 | 30 | - | 10 | - | ps | 17 | | Control and Address Input pulse width for each input | t <sub>IPW</sub> | 620 | - | 560 | - | ps | 25 | | DQ and DM Input pulse width for each input | t <sub>DIPW</sub> | 400 | - | 360 | - | ps | 25 | | DQ high impedance time | $t_{HZ}(DQ)$ | 1 | 250 | - | 225 | ps | 13,14 | | DQ low impedance time | $t_{LZ}(DQ)$ | -500 | 250 | -450 | 225 | ps | 13,14 | | DQS, $\overline{DQS}$ high impedance time (RL + BL/2 reference) | t <sub>HZ</sub> (DQS) | ı | 250 | - | 225 | ps | 13,14 | | DQS, DQS low impedance time (RL - 1 reference) | $t_{LZ}(DQS)$ | -500 | 250 | -450 | 225 | ps | 13,14 | | DQS, $\overline{\text{DQS}}$ to DQ Skew, per group, per access | t <sub>DQSQ</sub> | - | 125 | - | 100 | ps | 12,13 | | CAS to CAS command delay | $t_{CCD}$ | 4 | - | 4 | - | nCK | | | DQ output hold time from DQS, DQS | $t_{QH}$ | 0.38 | - | 0.38 | - | t <sub>CK</sub> (avg) | 12,13 | | DQS, DQS rising edge output access time from rising CK, $\overline{\text{CK}}$ | t <sub>DQSCK</sub> | -255 | 255 | -225 | 225 | ps | 12,13 | | DQS latching rising transitions to associated clock edges | t <sub>DQSS</sub> | -0.25 | 0.25 | -0.27 | 0.27 | t <sub>CK</sub> (avg) | | | DQS falling edge hold time from rising CK | t <sub>DSH</sub> | 0.2 | - | 0.18 | - | t <sub>CK</sub> (avg) | 29 | | DQS falling edge setup time to rising CK | t <sub>DSS</sub> | 0.2 | - | 0.18 | - | t <sub>CK</sub> (avg) | 29 | | DQS input high pulse width | t <sub>DQSH</sub> | 0.45 | 0.55 | 0.45 | 0.55 | t <sub>CK</sub> (avg) | 27,28 | | DQS input low pulse width | t <sub>DQSL</sub> | 0.45 | 0.55 | 0.45 | 0.55 | t <sub>CK</sub> (avg) | 26,28 | | DQS output high time | t <sub>QSH</sub> | 0.40 | - | 0.40 | - | t <sub>CK</sub> (avg) | 12,13 | | DQS output low time | $t_{QSL}$ | 0.40 | - | 0.40 | - | t <sub>CK</sub> (avg) | 12,13 | | Mode register set command cycle time | t <sub>MRD</sub> | 4 | - | 4 | - | nCK | | | Made register set command undete delay | t | 15 | - | 15 | - | ns | | | Mode register set command update delay | t <sub>MOD</sub> | 12 | - | 12 | - | nCK | | | Read preamble time | $t_{RPRE}$ | 0.9 | - | 0.9 | - | t <sub>CK</sub> (avg) | 13,19 | | Read postamble time | t <sub>RPST</sub> | 0.3 | - | 0.3 | - | t <sub>CK</sub> (avg) | 11,13 | | Write preamble time | t <sub>WPRE</sub> | 0.9 | - | 0.9 | - | t <sub>CK</sub> (avg) | 1 | | Write postamble time | t <sub>WPST</sub> | 0.3 | - | 0.3 | - | t <sub>CK</sub> (avg) | 1 | | Write recovery time | t <sub>WR</sub> | 15 | - | 15 | - | ns | | | Auto precharge write recovery<br>+ Precharge time | t <sub>DAL</sub> (min) | W | R + roundup | [tRP / tCK(av | /g)] | nCK | | | Parameter | Symbol | - 15E (DD | R3-1333) | - 125 (DD | R3-1600) | Unit | Note | |-------------------------------------------------------------------------------------------------------|----------------------|---------------------------------|---------------------|---------------------------------|---------------------|------|------| | | Syllibol | Min | Max | Min | Max | Onit | Note | | Multi-purpose register recovery time | t <sub>MPRR</sub> | 1 | - | 1 | - | nCK | 22 | | Internal write to read command delay | $t_{WTR}$ | 7.5 | - | 7.5 | - | ns | 18 | | internal write to read command delay | WIR | 4 | - | 4 | - | nCK | 18 | | Internal read to precharge command delay | t | 7.5 | - | 7.5 | - | ns | | | internal read to precharge command delay | t <sub>RTP</sub> | 4 | - | 4 | - | nCK | | | Minimum CKE low width for Self-refresh entry to exit timing | t <sub>CKESR</sub> | t <sub>CKE</sub> (min)<br>+1nCK | - | t <sub>CKE</sub> (min)<br>+1nCK | - | | | | Valid clock requirement after Self- refresh | | 10 | - | 10 | - | ns | | | entry or Power-down entry | t <sub>CKSRE</sub> | 5 | - | 5 | - | nCK | | | Valid clock requirement before Self- refresh | | 10 | - | 10 | - | ns | | | exit or Power-down exit | t <sub>CKSRX</sub> | 5 | - | 5 | - | nCK | | | Exit Self-refresh to commands not requiring a locked DLL | t <sub>XS</sub> | t <sub>RFC</sub> (min)<br>+10 | - | t <sub>RFC</sub> (min)<br>+10 | - | ns | | | a locked DLL | | 5 | - | 5 | - | nCK | | | Exit Self-refresh to commands requiring a locked DLL | t <sub>XSDLL</sub> | t <sub>DLLK</sub><br>(min) | - | t <sub>DLLK</sub><br>(min) | - | nCK | | | Auto-refresh to Active/Auto-refresh command time | t <sub>RFC</sub> | 300 | - | 300 | - | ns | | | Average Periodic Refresh Interval<br>Commercial: 0°C ≤ Tc ≤ +85°C<br>Industrial: -40°C ≤ Tc ≤ +85°C | t <sub>REFI</sub> | - | | 7.8 | | μS | | | Average Periodic Refresh Interval<br>Commercial: +85°C < Tc ≤ +95°C<br>Industrial: +85°C < Tc ≤ +95°C | t <sub>REFI</sub> | - | | 3. | 9 | μS | | | | + | 5.625 | - | 5 | - | ns | | | CKE minimum high and low pulse width | t <sub>CKE</sub> | 3 | - | 3 | - | nCK | | | Exit reset from CKE high to a valid command | t <sub>XPR</sub> | t <sub>RFC</sub> (min)<br>+10 | - | t <sub>RFC</sub> (min)<br>+10 | - | ns | | | | | 5 | - | 5 | - | nCK | _ | | DLL locking time | t <sub>DLLK</sub> | 512 | - | 512 | - | nCK | | | Power-down entry to exit time | t <sub>PD</sub> | t <sub>CKE</sub> (min) | 9*t <sub>REFI</sub> | t <sub>CKE</sub> (min) | 9*t <sub>REFI</sub> | | 15 | | Exit precharge power-down with DLL frozen | | 24 | - | 24 | - | ns | 2 | | to commands requiring a locked DLL | t <sub>XPDLL</sub> | 10 | - | 10 | - | nCK | 2 | | Exit power-down with DLL on to any valid command; Exit precharge power-down with | $t_{XP}$ | 6 | - | 6 | - | ns | | | DLL frozen to commands not requiring a locked DLL | Λι | 3 | - | 3 | - | nCK | | | Command pass disable delay | t <sub>CPDED</sub> | 1 | - | 1 | - | nCK | | | Timing of ACT command to Power-down entry | t <sub>ACTPDEN</sub> | 1 | - | 1 | - | nCK | 20 | | Timing of PRE command to Power-down entry | t <sub>PRPDEN</sub> | 1 | - | 1 | - | nCK | 20 | | Timing of RD/RDA command to Power-down entry | t <sub>RDPDEN</sub> | RL+4+1 | - | RL+4+1 | - | nCK | | | Dovomotov | Cumbal | - 15E (DD | PR3-1333) | - 125 (DD | R3-1600) | Unit | Note | |----------------------------------------------------------------------|------------------------------|-------------------------------|-------------------------------|-------------------------------|-------------------------------|-----------------------|-------| | Parameter | Symbol | Min | Max | Min | Max | Unit | note | | Timing of WR command to Power-down entry (BL8OTF, BL8MRS, BL4OTF) | t <sub>WRPDEN</sub><br>(min) | | WL + 4 + [tV | /R/tCK(avg)] | | nCK | 9 | | Timing of WR command to Power-down entry (BC4MRS) | t <sub>WRPDEN</sub><br>(min) | | WL + 2 + [tWR/tCK(avg)] | | | nCK | 9 | | Timing of WRA command to Power-down entry (BL8OTF, BL8MRS, BL4OTF) | twrapden | WL+4<br>+WR+1 | - | WL+4<br>+WR+1 | - | nCK | 10 | | Timing of WRA command to Power-down entry (BC4MRS) | t WRAPDEN | WL+2<br>+WR+1 | - | WL+2<br>+WR+1 | - | nCK | 10 | | Timing of REF command to Power-down entry | t <sub>REFPDEN</sub> | 1 | - | 1 | - | nCK | 20,21 | | Timing of MRS command to Power-down entry | t MRSPDEN | t <sub>MOD</sub><br>(min) | - | t <sub>MOD</sub><br>(min) | - | | | | RTT turn-on | t <sub>AON</sub> | -250 | 250 | -225 | 225 | ps | 7 | | Asynchronous RTT turn-on delay (Power-down with DLL frozen) | t <sub>AONPD</sub> | 2 | 8.5 | 2 | 8.5 | ns | | | RTT_Nom and RTT_WR turn-off time from ODTLoff reference | t | 0.3 | 0.7 | 0.3 | 0.7 | t <sub>CK</sub> (avg) | 8 | | Asynchronous RTT turn-off delay (Power-down with DLL frozen) | t <sub>AOFPD</sub> | 2 | 8.5 | 2 | 8.5 | ns | | | ODT high time without write command or with write command and BC4 | ODTH4 | 4 | - | 4 | - | nCK | | | ODT high time with Write command and BL8 | ODTH8 | 6 | - | 6 | - | nCK | | | RTT dynamic change skew | t <sub>ADC</sub> | 0.3 | 0.7 | 0.3 | 0.7 | t <sub>CK</sub> (avg) | | | Power-up and reset calibration time | t <sub>ZQinit</sub> | 512 | - | 512 | - | nCK | | | Normal operation full calibration time | t <sub>ZQoper</sub> | 256 | - | 256 | - | nCK | | | Normal operation short calibration time | tzacs | 64 | - | 64 | - | nCK | 23 | | First DQS pulse rising edge after write leveling mode is programmed | t <sub>WLMRD</sub> | 40 | - | 40 | - | nCK | 3 | | DQS, $\overline{DQS}$ delay after write leveling mode is pro-grammed | t <sub>WLDQSEN</sub> | 25 | - | 25 | - | nCK | 3 | | | t <sub>WLS</sub> | 195 | - | 165 | - | ps | | | | t <sub>WLH</sub> | 195 | - | 165 | - | ps | | | Write leveling output delay | t <sub>WLO</sub> | 0 | 9 | 0 | 7.5 | ns | | | Write leveling output error | t <sub>WLOE</sub> | 0 | 2 | 0 | 2 | ns | | | Absolute clock period | t <sub>CK</sub> (abs) | tCK(avg)min +<br>tJIT(per)min | tCK(avg)max +<br>tJIT(per)max | tCK(avg)min +<br>tJIT(per)min | tCK(avg)max +<br>tJIT(per)max | ps | | | Absolute clock high pulse width | t <sub>CH</sub> (abs) | 0.43 | - | 0.43 | - | t <sub>CK</sub> (avg) | 30 | | Absolute clock low pulse width | t <sub>CL</sub> (abs) | 0.43 | - | 0.43 | - | t <sub>CK</sub> (avg) | 31 | | Clock period jitter | t <sub>JIT</sub> (per) | -80 | 80 | -70 | 70 | ps | | | Clock period jitter during DLL locking period | t <sub>JIT</sub> (per,lck) | -70 | 70 | -60 | 60 | ps | | | Cycle to cycle period jitter | t <sub>JIT</sub> (cc) | - | 160 | - | 140 | ps | | | D | 0 | - 15E (DE | DR3-1333) | - 125 (DD | R3-1600) | 11 | Note | |--------------------------------------------------------|---------------------------|-----------|-----------|----------------------------------------------------------|----------|------|------| | Parameter | Symbol | Min | Max | Min | Max | Unit | Note | | Cycle to cycle period jitter during DLL locking period | t <sub>JIT</sub> (cc,lck) | - | 140 | - | 120 | ps | | | Cumulative error across 2 cycles | t <sub>ERR</sub> (2per) | -118 | 118 | -103 | 103 | ps | | | Cumulative error across 3 cycles | t <sub>ERR</sub> (3per) | -140 | 140 | -122 | 122 | ps | | | Cumulative error across 4 cycles | t <sub>ERR</sub> (4per) | -155 | 155 | -136 | 136 | ps | | | Cumulative error across 5 cycles | t <sub>ERR</sub> (5per) | -168 | 168 | -147 | 147 | ps | | | Cumulative error across 6 cycles | t <sub>ERR</sub> (6per) | -177 | 177 | -155 | 155 | ps | | | Cumulative error across 7 cycles | t <sub>ERR</sub> (7per) | -186 | 186 | -163 | 163 | ps | | | Cumulative error across 8 cycles | t <sub>ERR</sub> (8per) | -193 | 193 | -169 | 169 | ps | | | Cumulative error across 9 cycles | t <sub>ERR</sub> (9per) | -200 | 200 | -175 | 175 | ps | | | Cumulative error across 10 cycles | t <sub>ERR</sub> (10per) | -205 | 205 | -180 | 180 | ps | | | Cumulative error across 11 cycles | t <sub>ERR</sub> (11per) | -210 | 210 | -184 | 184 | ps | | | Cumulative error across 12 cycles | t <sub>ERR</sub> (12per) | -215 | 215 | -188 | 188 | ps | | | Cumulative error across n = 13,14,49,50 cycles | t <sub>ERR</sub> (nper) | | | 0.68ln(n))*t <sub>Jl</sub><br>0.68ln(n))*t <sub>Jl</sub> | | ps | 32 | | | - 10 | | ' (DDR3-1866) | | Mata | | | |------------------------------------------------------|---------------------------------|--------|------------------|-----------------------|-------|--|--| | Parameter | Symbol | Min | Max | Unit | Note | | | | Average clock cycle time | t <sub>CK</sub> (avg) | Please | refer Speed Bins | ps | | | | | Minimum clock cycle time (DLL-off mode) | t <sub>CK</sub><br>(DLL-off) | 8 | - | ns | 6 | | | | Average CK high level width | t <sub>CH</sub> (avg) | 0.47 | 0.53 | t <sub>CK</sub> (avg) | | | | | Average CK low level width | t <sub>CL</sub> (avg) | 0.47 | 0.53 | t <sub>CK</sub> (avg) | | | | | Active Bank A to Active Bank B | t <sub>RRD</sub> — | 6 | - | ns | | | | | command period for 2KB page size | 'RRD | 4 | - | nCK | | | | | Four activate window for 2KB page size | t <sub>FAW</sub> | 35 | | ns | | | | | | 1.35V | | | | | | | | Address and Control input hold time | t <sub>IH</sub> (base)<br>DC90 | 110 | - | ps | 16 | | | | (VIH/VIL (DC) levels) | | | 1.5V | | | | | | | t <sub>IH</sub> (base)<br>DC100 | 100 | - | ps | 16 | | | | | • | | 1.35V | <u> </u> | • | | | | Address and Control input setup time | t <sub>IS</sub> (base)<br>AC125 | 150 | - | ps | 16 | | | | (VIH/VIL (AC) levels) | 1.5V | | | | | | | | | t <sub>IS</sub> (base)<br>AC125 | 150 | - | ps | 16 | | | | | 1.35V | | | | | | | | Address and Control input setup time | t <sub>IS</sub> (base)<br>AC135 | 65 | - | ps | 16 | | | | (VIH/VIL (AC) levels) | 1.5V | | | | | | | | | t <sub>IS</sub> (base)<br>AC150 | 65 | - | ps | 16,24 | | | | | • | | 1.35V | l . | I | | | | DQ and DM input hold time | t <sub>DH</sub> (base)<br>DC90 | 75 | - | ps | 17 | | | | (VIH/VIL (DC) levels) | 1.5V | | | | | | | | | t <sub>DH</sub> (base)<br>DC100 | 70 | - | ps | 17 | | | | | 1.35V | | | | | | | | DQ and DM input setup time<br>(VIH/VIL (AC) levels) | t <sub>DS</sub> (base)<br>AC130 | 70 | - | ps | 17 | | | | | 1.5V | | | | | | | | | t <sub>DS</sub> (base)<br>AC135 | 68 | - | ps | 17 | | | | Control and Address Input pulse width for each input | t <sub>IPW</sub> | 535 | - | ps | 25 | | | | DQ and DM Input pulse width for each input | t <sub>DIPW</sub> | 320 | - | ps | 25 | | | | B | Symbol | - 107 (DDR3-1866) | | 1114 | Noto | |--------------------------------------------------------------------------------|------------------------|-------------------------------|------|-----------------------|-------| | Parameter | | Min | Max | Unit | Note | | DQ high impedance time | t <sub>HZ</sub> (DQ) | - | 195 | ps | 13,14 | | DQ low impedance time | t <sub>LZ</sub> (DQ) | -390 | 195 | ps | 13,14 | | DQS, DQS high impedance time (RL + BL/2 reference) | t <sub>HZ</sub> (DQS) | - | 195 | ps | 13,14 | | DQS, DQS low impedance time (RL - 1 reference) | t <sub>LZ</sub> (DQS) | -390 | 195 | ps | 13,14 | | DQS, $\overline{\text{DQS}}$ to DQ Skew, per group, per access | t <sub>DQSQ</sub> | - | 85 | ps | 12,13 | | CAS to CAS command delay | t <sub>CCD</sub> | 4 | - | nCK | | | DQ output hold time from DQS, $\overline{\text{DQS}}$ | t <sub>QH</sub> | 0.38 | - | t <sub>CK</sub> (avg) | 12,13 | | DQS, DQS rising edge output access time from rising CK, $\overline{\text{CK}}$ | t <sub>DQSCK</sub> | -195 | 195 | ps | 12,13 | | DQS latching rising transitions to associated clock edges | t <sub>DQSS</sub> | -0.27 | 0.27 | t <sub>CK</sub> (avg) | | | DQS falling edge hold time from rising CK | t <sub>DSH</sub> | 0.18 | - | t <sub>CK</sub> (avg) | 29 | | DQS falling edge setup time to rising CK | t <sub>DSS</sub> | 0.18 | - | t <sub>CK</sub> (avg) | 29 | | DQS input high pulse width | t <sub>DQSH</sub> | 0.45 | 0.55 | t <sub>CK</sub> (avg) | 27,28 | | DQS input low pulse width | t <sub>DQSL</sub> | 0.45 | 0.55 | t <sub>CK</sub> (avg) | 26,28 | | DQS output high time | t <sub>QSH</sub> | 0.40 | - | t <sub>CK</sub> (avg) | 12,13 | | DQS output low time | t <sub>QSL</sub> | 0.40 | - | t <sub>CK</sub> (avg) | 12,13 | | Mode register set command cycle time | t <sub>MRD</sub> | 4 | | nCK | | | Mode register set command update delay | t <sub>MOD</sub> | 15 | - | ns | | | iniode register set command apaate delay | NIOD | 12 | - | nCK | | | Read preamble time | t <sub>RPRE</sub> | 0.9 | - | t <sub>CK</sub> (avg) | 13,19 | | Read postamble time | t <sub>RPST</sub> | 0.3 | - | t <sub>CK</sub> (avg) | 11,13 | | Write preamble time | t <sub>WPRE</sub> | 0.9 | - | t <sub>CK</sub> (avg) | 1 | | Write postamble time | t <sub>WPST</sub> | 0.3 | - | t <sub>CK</sub> (avg) | 1 | | Write recovery time | t <sub>WR</sub> | 15 | - | ns | | | Auto precharge write recovery<br>+ Precharge time | t <sub>DAL</sub> (min) | WR + roundup [tRP / tCK(avg)] | | nCK | | | Multi-purpose register recovery time | t <sub>MPRR</sub> | 1 | - | nCK | 22 | | Internal write to read command delay | t <sub>WTR</sub> | 7.5 | - | ns | 18 | | | | 4 | - | nCK | 18 | | Internal read to precharge command delay | t <sub>RTP</sub> | 7.5 | - | ns | | | Minimum CKE low width for Self-refresh entry to exit timing | t <sub>CKESR</sub> | 4<br>tcke(min)+1nCK | - | nCK | | | Valid clock requirement after Self- refresh | | 10 | - | ns | | | entry or Power-down entry | tCKSRE | 5 | - | nCK | | | Dawn and an | Symbol | - 107 (DDR3-1866) | | 11!4 | Note | |-------------------------------------------------------------------------------------------------------|------------------------------|---------------------------|--------------|------|-------| | Parameter | | Min | Max | Unit | Note | | Valid clock requirement before Self- refresh | + | 10 | - | ns | | | exit or Power-down exit | t <sub>CKSRX</sub> | 5 | - | nCK | | | Exit Self-refresh to commands not requiring | t <sub>XS</sub> | t <sub>RFC</sub> (min)+10 | - | ns | | | a locked DLL | 7.0 | 5 | - | nCK | | | Exit Self-refresh to commands requiring a locked DLL | t <sub>XSDLL</sub> | t <sub>DLLK</sub> (min) | - | nCK | | | Auto-refresh to Active/Auto-refresh command time | t <sub>RFC</sub> | 300 | - | ns | | | Average Periodic Refresh Interval<br>Commercial: 0°C ≤ Tc ≤ +85°C<br>Industrial: -40°C ≤ Tc ≤ +85°C | t <sub>REFI</sub> | - | 7.8 | μS | | | Average Periodic Refresh Interval<br>Commercial: +85°C < Tc ≤ +95°C<br>Industrial: +85°C < Tc ≤ +95°C | t <sub>REFI</sub> | - | 3.9 | μS | | | CKE minimum high and low pulse width | t <sub>CKE</sub> | 5 | - | ns | | | ONE minimum night and low pulse width | CKE | 3 | - | nCK | | | Exit reset from CKE high to a valid command | t <sub>XPR</sub> | tRFC(min)+10 | - | ns | | | | | 5 | - | nCK | | | DLL locking time | t <sub>DLLK</sub> | 512 | - | nCK | | | Power-down entry to exit time | t <sub>PD</sub> | tCKE(min) | 9*tREFI | | 15 | | Exit precharge power-down with DLL frozen | | 24 | - | ns | 2 | | to commands requiring a locked DLL | t <sub>XPDLL</sub> | 10 | - | nCK | 2 | | Exit power-down with DLL on to any valid command; Exit precharge power-down with | t <sub>XP</sub> | 6 | - | ns | | | DLL frozen to commands not requiring a locked DLL | ιχΡ | 3 | - | nCK | | | Command pass disable delay | t <sub>CPDED</sub> | 2 | - | nCK | | | Timing of ACT command to Power-down entry | t <sub>ACTPDEN</sub> | 1 | - | nCK | 20 | | Timing of PRE command to<br>Power-down entry | t <sub>PRPDEN</sub> | 1 | - | nCK | 20 | | Timing of RD/RDA command to<br>Power-down entry | t <sub>RDPDEN</sub> | RL+4+1 | - | nCK | | | Timing of WR command to Power-down entry (BL8OTF, BL8MRS, BL4OTF) | t <sub>WRPDEN</sub><br>(min) | WL + 4 + [tWR/tCK(avg)] | | nCK | 9 | | Timing of WR command to Power-down entry (BC4MRS) | t <sub>WRPDEN</sub><br>(min) | | VR/tCK(avg)] | nCK | 9 | | Timing of WRA command to Power-down entry (BL8OTF, BL8MRS, BL4OTF) | twrapden | WL+4<br>+WR+1 | - | nCK | 10 | | Timing of WRA command to Power-down entry (BC4MRS) | t WRAPDEN | WL+2<br>+WR+1 | - | nCK | 10 | | Timing of REF command to Power-down entry | t <sub>REFPDEN</sub> | 1 | - | nCK | 20,21 | | Timing of MRS command to Power-down entry | t MRSPDEN | t <sub>MOD</sub><br>(min) | - | | | | | Symbol | - 107 (DDR3-1866) | | 11 | Note | |-----------------------------------------------------------------------------------|----------------------------|-------------------------------|-------------------------------|-----------------------|------| | Parameter | | Min | Max | Unit | Note | | RTT turn-on | t <sub>AON</sub> | -195 | 195 | ps | 7 | | Asynchronous RTT turn-on delay (Power-down with DLL frozen) | t <sub>AONPD</sub> | 2 | 8.5 | ns | | | RTT_Nom and RTT_WR turn-off time from ODTLoff reference | t | 0.3 | 0.7 | t <sub>CK</sub> (avg) | 8 | | Asynchronous RTT turn-off delay (Power-down with DLL frozen) | t <sub>AOFPD</sub> | 2 | 8.5 | ns | | | ODT high time without write command or with write command and BC4 | ODTH4 | 4 | - | nCK | | | ODT high time with Write command and BL8 | ODTH8 | 6 | - | nCK | | | RTT dynamic change skew | t <sub>ADC</sub> | 0.3 | 0.7 | t <sub>CK</sub> (avg) | | | Power-up and reset calibration time | t <sub>ZQinit</sub> | 512 | - | nCK | | | Normal operation full calibration time | t <sub>ZQoper</sub> | 256 | - | nCK | | | Normal operation short calibration time | tzqcs | 64 | - | nCK | 23 | | First DQS pulse rising edge after write leveling mode is programmed | t <sub>WLMRD</sub> | 40 | - | nCK | 3 | | DQS, $\overline{\text{DQS}}$ delay after write leveling mode is pro-grammed | t <sub>WLDQSEN</sub> | 25 | - | nCK | 3 | | Write leveling setup time from rising CK, CK crossing to rising DQS, DQS crossing | t <sub>WLS</sub> | 140 | - | ps | | | Write leveling hold time from rising DQS, DQS crossing to rising CK, CK crossing | t <sub>WLH</sub> | 140 | - | ps | | | Write leveling output delay | t <sub>WLO</sub> | 0 | 7.5 | ns | | | Write leveling output error | t <sub>WLOE</sub> | 0 | 2 | ns | | | Absolute clock period | t <sub>CK</sub> (abs) | tCK(avg)min +<br>tJIT(per)min | tCK(avg)max +<br>tJIT(per)max | ps | | | Absolute clock high pulse width | t <sub>CH</sub> (abs) | 0.43 | - | t <sub>CK</sub> (avg) | 30 | | Absolute clock low pulse width | t <sub>CL</sub> (abs) | 0.43 | - | t <sub>CK</sub> (avg) | 31 | | Clock period jitter | t <sub>JIT</sub> (per) | -60 | 60 | ps | | | Clock period jitter during DLL locking period | t <sub>JIT</sub> (per,lck) | -50 | 50 | ps | | | Cycle to cycle period jitter | t <sub>JIT</sub> (cc) | - | 120 | ps | | | Cycle to cycle period jitter during DLL locking period | t <sub>JIT</sub> (cc,lck) | - | 100 | ps | | | Cumulative error across 2 cycles | t <sub>ERR</sub> (2per) | -88 | 88 | ps | | | Cumulative error across 3 cycles | t <sub>ERR</sub> (3per) | -105 | 105 | ps | | | Cumulative error across 4 cycles | t <sub>ERR</sub> (4per) | -117 | 117 | ps | | | Cumulative error across 5 cycles | t <sub>ERR</sub> (5per) | -126 | 126 | ps | | | Cumulative error across 6 cycles | t <sub>ERR</sub> (6per) | -133 | 133 | ps | | | Cumulative error across 7 cycles | t <sub>ERR</sub> (7per) | -139 | 139 | ps | | | Parameter | Symbol | - 107 (DDR3-1866) | | Unit | Note | |------------------------------------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------| | | | Min | Max | Unit | Note | | Cumulative error across 8 cycles | t <sub>ERR</sub> (8per) | -145 | 145 | ps | | | Cumulative error across 9 cycles | t <sub>ERR</sub> (9per) | -150 | 150 | ps | | | Cumulative error across 10 cycles | t <sub>ERR</sub> (10per) | -154 | 154 | ps | | | Cumulative error across 11 cycles | t <sub>ERR</sub> (11per) | -158 | 158 | ps | | | Cumulative error across 12 cycles | t <sub>ERR</sub> (12per) | -161 | -161 | ps | | | Cumulative error across n = 13,14,49,50 cycles | t <sub>ERR</sub> (nper) | $\begin{aligned} t_{ERR}(nper)min &= (1 + 0.68ln(n))^* t_{JIT}(per)min \\ t_{ERR}(nper)max &= (1 + 0.68ln(n))^* t_{JIT}(per)max \end{aligned}$ | | ps | 32 | ### Notes for AC Electrical Characteristics #### NOTE: - 1. Actual value dependant upon measurement level definitions which are TBD. - 2. Commands requiring a locked DLL are: READ (and READA) and synchronous ODT commands. - 3. The max values are system dependent. - 4. WR as programmed in mode register. - 5. Value must be rounded-up to next higher integer value. - 6. There is no maximum cycle time limit besides the need to satisfy the refresh interval, tREFI. - 7. ODT turn on time (min) is when the device leaves high impedance and ODT resistance begins to turn on. ODT turn on time (max) is when the ODT resistance is fully on. Both are measured from ODTLon. - 8. ODT turn-off time (min) is when the device starts to turn-off ODT resistance. ODT turn-off time (max) is when the bus is in high impedance. Both are measured from ODTLoff. - 9. tWR is defined in ns, for calculation of tWRPDEN it is necessary to round up tWR / tCK to the next integer. - 10. WR in clock cycles as programmed in MR0. - 11. The maximum read postamble is bound by tDQSCK(min) plus tQSH(min) on the left side and tHZ(DQS)max on the right side. - 12. Output timing deratings are relative to the SDRAM input clock. When the device is operated with input clock jitter, this parameter needs to be derated by TBD. - 13. Value is only valid for RON34. - 14. Single ended signal parameter. Refer to the section of tLZ(DQS), tLZ(DQ), tHZ(DQS), tHZ(DQ) Notes for definition and measurement method. - 15. tREFI depends on operating case temperature (Tc). - 16. tIS(base) and tIH(base) values are for 1V/ns command/addresss single-ended slew rate and 2V/ns CK, CK differential slew rate, Note for DQ and DM signals, VREF(DC) = VREFDQ(DC). For input only pins except RESET, VREF(DC) = VREFCA(DC). See Address / Command Setup, Hold and Derating section. - 17. tDS(base) and tDH(base) values are for 1V/ns DQ single-ended slew rate and 2V/ns DQS, DQS differential slew rate. Note for DQ and DM signals, VREF(DC) = VREFDQ(DC). For input only pins except RESET, VREF(DC) = VREFCA(DC). See Data Setup, Hold and Slew Rate Derating section. - 18. Start of internal write transaction is defined as follows; - For BL8 (fixed by MRS and on-the-fly): Rising clock edge 4 clock cycles after WL. For BC4 (on-the-fly): Rising clock edge 4 clock cycles after WL. - For BC4 (fixed by MRS): Rising clock edge 2 clock cycles after WL. - 19. The maximum read preamble is bound by tLZDQS(min) on the left side and tDQSCK(max) on the right side. - 20. CKE is allowed to be registered low while operations such as row activation, precharge, autoprecharge or refresh are in progress, but power-down IDD spec will not be applied until finishing those operation. - 21. Although CKE is allowed to be registered LOW after a REFRESH command once tREFPDEN(min) is satisfied, there are cases where additional time such as tXPDLL(min) is also required. - 22. Defined between end of MPR read burst and MRS which reloads MPR or disables MPR function. - 23. One ZQCS command can effectively correct a minimum of 0.5 % (ZQCorrection) of RON and RTT impedance error within 64 nCK for all speed bins assuming the maximum sensitivities specified in the "Output Driver Voltage and Temperature Sensitivity" and "ODT Voltage and Temperature Sensitivity" tables. The appropriate interval between ZQCS commands can be determined from these tables and other application specific parameters. One method for calculating the interval between ZQCS commands, given the temperature (Tdriftrate) and voltage (Vdriftrate) drift rates that the SDRAM is subject to in the application, is illustrated. The interval could be defined by the following formula: **ZQCorrection** (TSens x Tdriftrate) + (VSens x Vdriftrate) where TSens = max(dRTTdT, dRONdTM) and VSens = max(dRTTdV, dRONdVM) define the SDRAM temperature and voltage sensitivities. ## DATASHEET - 24. The tIS(base) AC150 specifications are adjusted from the tIS(base) specification by adding an additional 100 ps of derating to accommodate for the lower alternate threshold of 150 mV and another 25 ps to account for the earlier reference point [(175 mv 150 mV) / 1 V/ns]. - 25. Pulse width of a input signal is defined as the width between the first crossing of VREF(DC) and the consecutive crossing of VREF(DC). - 26. tDQSL describes the instantaneous differential input low pulse width on DQS DQS, as measured from one falling edge to the next consecutive rising edge. - 27. tDQSH describes the instantaneous differential input high pulse width on DQS DQS, as measured from one rising edge to the next consecutive falling edge. - 28. tDQSH,act + tDQSL,act = 1 tCK,act; with tXYZ,act being the actual measured value of the respective timing parameter in the application. - 29. tDSH,act + tDSS,act = 1 tCK,act; with tXYZ,act being the actual measured value of the respective timing parameter in the application. - 30. tCH(abs) is the absolute instantaneous clock high pulse width, as measured from one rising edge to the following falling edge. - 31. tCL(abs) is the absolute instantaneous clock low pulse width, as measured from one falling edge to the following rising edge. - 32. n = from 13 cycles to 50 cycles. This row defines 38 parameters. ## Package Diagram (x16) 96-Ball Fine Pitch Ball Grid Array Outline NOTE: ALL DIMENSIONS ARE IN MILLIMETERS. # Revision History | Rev | History | Release Date | Remark | |-----|---------------------------------|--------------|--------| | 0.1 | Initial release | May 2019 | | | 1.0 | Formal release<br>Add DDR3-1866 | Sep. 2019 | |