

# COM Express™ conga-MA5

COM Express Type 10 Mini module based on the Intel® Atom®, Pentium® and Celeron® Apollo Lake SoC

User's Guide

Revision 1.9

# **Revision History**

| Revision | Date (yyyy.mm.dd) | Author | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|----------|-------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0.1      | 2017.04.07        | BEU    | Preliminary release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 1.0      | 2017.09.21        | BEU    | <ul> <li>Minor improvements throughout the document</li> <li>Updated section 2.2 "Supported Operating Systems", 2.4 "Supply Voltage Standard Power", 2.4.1 Electrical Characteristics", 3 "Block Diagram", 5.7.3 "DVI-D", 5.8 "SD Card", 6.1.1 "eMMC 5.0", and 6.7 "Security Features"</li> <li>Added inrush and maximum currents peaks paragraph to section 5.14 "Power Control"</li> <li>Added section 5.16 "MIPI CSI-2"</li> <li>Updated tables 7 "Power Consumption Values", 8 "CMOS Battery Power Consumption", 13 "COM Express Connector Pinouts", 16 "Serial ATA Signal Descriptions", 18 "ExpressCard Support Pins Signal Descriptions", 19 "USB Signal Descriptions", 20 "LVDS Signal Descriptions", 23 "DDI Signal Descriptions", 24 "DisplayPort (DP) Signal Descriptions", 25 "HDMI/DVI Signal Descriptions", 28 "Miscellaneous Signal Descriptions", 29 "Power and System Management Signal Descriptions"</li> <li>Added fully legacy UART 16550 compliant LPC controller as assembly option</li> <li>Added content to section 9 "System Resources" and 10 "BIOS Setup Description"</li> </ul> |
| 1.1      | 2018.06.25        | BEU    | <ul> <li>Added errata as a document to read in the preface section</li> <li>Updated "Electrostatic Sensitive Device" information on page 3</li> <li>Updated security features in table 4 "Feature Summary"</li> <li>Removed Android from supported OS in section 2.2 "Supported Operating Systems"</li> <li>Added EFT caution to section 5.4.1 "USB 2.0"</li> <li>Updated section 5.9 "General Purpose Serial Interface (UART)"</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1.2      | 2018.08.21        | BEU    | Minor improvements throughout the document                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1.3      | 2018.10.16        | BEU    | <ul> <li>Corrected commercial operating temperature in section 2.7 "Environmental Specifications"</li> <li>Corrected pin A83 and A84 description in table 20 "LVDS Signal Descriptions"</li> <li>Added voltages and BIOS revision information to table 7 "Power Consumption Values"</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 1.4      | 2019.01.18        | BEU    | Corrected image in section 2.3 "Mechanical Dimensions"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 1.5      | 2019.04.16        | BEU    | Corrected image in section 2.3 "Mechanical Dimensions"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 1.6      | 2020.01.07        | BEU    | <ul> <li>Removed support for IoT 32-bit OS in section 2.2 " Supported Operating Systems"</li> <li>Updated section 4 "Cooling Solutions"</li> <li>Updated reference to power supply design guide in section 5.14 "Power Control"</li> <li>Updated section 10.3 "Updating the BIOS"</li> <li>Updated section 10.4 "Supported Flash Devices"</li> <li>Added note about pulse width to several signals in table 29</li> <li>Added reference to BIOS Setup Description application note in section 10 "BIOS Setup Description"</li> <li>Updated section 11 "Industry Specifications"</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1.7      | 2021.02.19        | BEU    | Corrected the storage temperature for industrial variants in section 2.7 "Environmental Specifications"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 1.8      | 2021.04.15        | BEU    | <ul> <li>Updated display interfaces in table 2, 3, 4, 24, 26 and section 3 "Block Diagram", 5.7 "Digital Display Interface", 5.7.1 "Displayport (DP)"</li> <li>Deleted sections 5.7.2 "HDMI", 5.7.3 "DVI-D", 11 "Industry Specifications"</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 1.9      | 2021.07.06        | BEU    | <ul> <li>Updated congatec AG to congatec GmbH throughout the document</li> <li>Added software license information to preface section</li> <li>Corrected typographical error in section 5.7 "Digital Display Interface"</li> <li>Updated section 6.4 "congatec Battery Management Interface"</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |



# **Preface**

This user's guide provides information about the components, features, connectors and BIOS Setup menus available on the conga-MA5. It is one of four documents that should be referred to when designing a COM Express™ application. This user's guide should be read in conjunction with the document "Errata congatec xA5 designs". Click on the document name to download it.

The other reference documents that should be used include the following:

COM Express™ Design Guide COM Express™ Specification

The links to these documents can be found on the congatec GmbH website at www.congatec.com.

#### **Software Licenses**

#### **Notice Regarding Open Source Software**

The congatec products contain Open Source software that has been released by programmers under specific licensing requirements such as the "General Public License" (GPL) Version 2 or 3, the "Lesser General Public License" (LGPL), the "ApacheLicense" or similar licenses.

You can find the specific details at https://www.congatec.com/en/licenses/. Search for the revision of the BIOS/UEFI or Board Controller Software (as shown in the POST screen or BIOS setup) to get the complete product related license information. To the extent that any accompanying material such as instruction manuals, handbooks etc. contain copyright notices, conditions of use or licensing requirements that contradict any applicable Open Source license, these conditions are inapplicable.

The use and distribution of any Open Source software contained in the product is exclusively governed by the respective Open Source license. The Open Source software is provided by its programmers without ANY WARRANTY, whether implied or expressed, of any fitness for a particular purpose, and the programmers DECLINE ALL LIABILITY for damages, direct or indirect, that result from the use of this software.

#### **OEM/ CGUTL BIOS**

BIOS/UEFI modified by customer via the congatec System Utility (CGUTL) is subject to the same license as the BIOS/UEFI it is based on. You can find the specific details at https://www.congatec.com/en/licenses/.



#### Disclaimer

The information contained within this user's guide, including but not limited to any product specification, is subject to change without notice.

congatec GmbH provides no warranty with regard to this user's guide or any other information contained herein and hereby expressly disclaims any implied warranties of merchantability or fitness for any particular purpose with regard to any of the foregoing. congatec GmbH assumes no liability for any damages incurred directly or indirectly from any technical or typographical errors or omissions contained herein or for discrepancies between the product and the user's guide. In no event shall congatec GmbH be liable for any incidental, consequential, special, or exemplary damages, whether based on tort, contract or otherwise, arising out of or in connection with this user's guide or any other information contained herein or the use thereof.

#### Intended Audience

This user's guide is intended for technically qualified personnel. It is not intended for general audiences.

#### **Electrostatic Sensitive Device**



All congatec GmbH products are electrostatic sensitive devices. They are enclosed in static shielding bags, and shipped enclosed in secondary packaging (protective packaging). The secondary packaging does not provide electrostatic protection.

Do not remove the device from the static shielding bag or handle it, except at an electrostatic-free workstation. Also, do not ship or store electronic devices near strong electrostatic, electromagnetic, magnetic, or radioactive fields unless the device is contained within its original packaging. Be aware that failure to comply with these guidelines will void the congatec GmbH Limited Warranty.

## Lead-Free Designs (RoHS)

All congatec GmbH designs are created from lead-free components and are completely RoHS compliant.

## Copyright Notice

Copyright © 2017, congatec GmbH. All rights reserved. All text, pictures and graphics are protected by copyrights. No copying is permitted without written permission from congatec GmbH.

congatec GmbH has made every attempt to ensure that the information in this document is accurate yet the information contained within is supplied "as-is".



## **Symbols**

The following symbols are used in this user's guide:



### Warning

Warnings indicate conditions that, if not observed, can cause personal injury.



#### Caution

Cautions warn the user about how to prevent damage to hardware or loss of data.



Notes call attention to important information that should be observed.

#### **Trademarks**

Product names, logos, brands, and other trademarks featured or referred to within this user's guide, or the congatec website, are the property of their respective trademark holders. These trademark holders are not affiliated with congatec GmbH, our products, or our website.

#### Certification

congatec GmbH is certified to DIN EN ISO 9001 standard.





## Warranty

congatec GmbH makes no representation, warranty or guaranty, express or implied regarding the products except its standard form of limited warranty ("Limited Warranty") per the terms and conditions of the congatec entity, which the product is delivered from. These terms and conditions can be downloaded from www.congatec.com. congatec GmbH may in its sole discretion modify its Limited Warranty at any time and from time to time.

The products may include software. Use of the software is subject to the terms and conditions set out in the respective owner's license agreements, which are available at www.congatec.com and/or upon request.

Beginning on the date of shipment to its direct customer and continuing for the published warranty period, congatec GmbH represents that the products are new and warrants that each product failing to function properly under normal use, due to a defect in materials or workmanship or due to non conformance to the agreed upon specifications, will be repaired or exchanged, at congatec's option and expense.

Customer will obtain a Return Material Authorization ("RMA") number from congatec GmbH prior to returning the non conforming product freight prepaid. congatec GmbH will pay for transporting the repaired or exchanged product to the customer.

Repaired, replaced or exchanged product will be warranted for the repair warranty period in effect as of the date the repaired, exchanged or replaced product is shipped by congatec, or the remainder of the original warranty, whichever is longer. This Limited Warranty extends to congatec's direct customer only and is not assignable or transferable.

Except as set forth in writing in the Limited Warranty, congatec makes no performance representations, warranties, or guarantees, either express or implied, oral or written, with respect to the products, including without limitation any implied warranty (a) of merchantability, (b) of fitness for a particular purpose, or (c) arising from course of performance, course of dealing, or usage of trade.

congatec GmbH shall in no event be liable to the end user for collateral or consequential damages of any kind. congatec shall not otherwise be liable for loss, damage or expense directly or indirectly arising from the use of the product or from any other cause. The sole and exclusive remedy against congatec, whether a claim sound in contract, warranty, tort or any other legal theory, shall be repair or replacement of the product only.

## Technical Support

congatec GmbH technicians and engineers are committed to providing the best possible technical support for our customers so that our products can be easily used and implemented. We request that you first visit our website at www.congatec.com for the latest documentation, utilities and drivers, which have been made available to assist you. If you still require assistance after visiting our website then contact our technical support department by email at support@congatec.com.



# Terminology

| Term | Description                        |
|------|------------------------------------|
| GB   | Gigabyte                           |
| GHz  | Gigahertz                          |
| kB   | Kilobyte                           |
| MB   | Megabyte                           |
| Mbit | Megabit                            |
| kHz  | Kilohertz                          |
| MHz  | Megahertz                          |
| TDP  | Thermal Design Power               |
| PCle | PCI Express                        |
| SATA | Serial ATA                         |
| DDC  | Display Data Channel               |
| SoC  | System On Chip                     |
| LVDS | Low-Voltage Differential Signaling |
| GbE  | Gigabit Ethernet                   |
| eMMC | Embedded MultiMedia Card           |
| MLC  | Multi-level Cell                   |
| SLC  | Single-level Cell                  |
| HDA  | High Definition Audio              |
| cBC  | congatec Board Controller          |
| I/F  | Interface                          |
| N.C. | Not connected                      |
| N.A. | Not available                      |
| TBD  | To be determined                   |



# Contents

| 1     | Introduction                            | 11  | 5.12    | I <sup>2</sup> C Bus                            |     |
|-------|-----------------------------------------|-----|---------|-------------------------------------------------|-----|
| _     |                                         | 4.0 | 5.13    | SMBus                                           |     |
| 2     | Specifications                          | 13  | 5.14    | Power Control                                   |     |
| 2.1   | Feature List                            | 13  | 5.15    | Power Management                                |     |
| 2.2   | Supported Operating Systems             | 14  | 5.16    | MIPI CSI-2                                      | 32  |
| 2.3   | Mechanical Dimensions                   | 14  | 6       | Additional Features                             | 34  |
| 2.4   | Supply Voltage Standard Power           |     | 6.1     | Onboard Interfaces                              | 3/1 |
| 2.4.1 | Electrical Characteristics              |     | 6.1.1   | eMMC 5.0                                        |     |
| 2.4.2 | Rise Time                               |     | 6.2     | congatec Board Controller (cBC)                 |     |
| 2.5   | Power Consumption                       |     | 6.2.1   | Board Information                               |     |
| 2.6   | Supply Voltage Battery Power            |     | 6.2.2   | Fan Control                                     |     |
| 2.7   | Environmental Specifications            | 18  | 6.2.3   | Power Loss Control                              |     |
| 3     | Block Diagram                           | 19  | 6.2.4   | Watchdog                                        |     |
| •     | Block Blugian                           |     | 6.2.5   | General Purpose Input/Output                    |     |
| 4     | Cooling Solutions                       | 20  | 6.3     | OEM BIOS Customization                          |     |
| 4.1   | CSP Dimensions                          |     | 6.3.1   | OEM Default Settings                            |     |
| 4.1   | Heatpsreader Dimensions                 |     | 6.3.2   | OEM Boot Logo                                   |     |
|       | •                                       |     | 6.3.3   | OEM POST Logo                                   |     |
| 5     | Connector Subsystems Rows A, B          | 25  | 6.3.4   | OEM BIOS Code/Data                              |     |
| 5.1   | PCI Express™                            | 25  | 6.3.5   | OEM DXE Driver                                  | 36  |
| 5.2   | Gigabit Ethernet                        |     | 6.4     | congatec Battery Management Interface           | 36  |
| 5.3   | SATA                                    | 26  | 6.5     | API Support (CGOS)                              |     |
| 5.4   | Universal Serial Bus                    |     | 6.6     | Suspend to Ram                                  |     |
| 5.4.1 | USB 2.0                                 | 26  | 6.7     | Security Features                               |     |
| 5.4.2 | USB 3.0                                 | 27  | 7       | conga Tech Notes                                | 20  |
| 5.5   | ExpressCard <sup>TM</sup>               | 27  | /       | 9                                               |     |
| 5.6   | High Definition Audio (HDA) Interface   | 27  | 7.1     | Intel® Apollo Lake Features                     | 38  |
| 5.7   | Digital Display Interface               | 27  | 7.1.1   | Processor Core                                  |     |
| 5.7.1 | DisplayPort (DP)                        |     | 7.1.1.1 | Intel Virtualization Technology                 |     |
| 5.7.2 | LVDS                                    |     | 7.1.1.2 | AHCI                                            |     |
| 5.8   | SD Card                                 | 28  | 7.1.1.3 | Thermal Management                              |     |
| 5.9   | General Purpose Serial Interface (UART) |     | 7.2     | ACPI Suspend Modes and Resume Events            | 40  |
| 5.10  | LPC Bus                                 | 29  | 8       | Signal Descriptions and Pinout Tables           | 41  |
| C 11  | CDI Duo                                 | 20  | •       | 2.32. 2 333. P 331. 3 4.1. 1104. 142. 133. 131. |     |

| 8.1   | COM Express Connector Pinout42            | 9.4  | SM Bus                         | 57 |
|-------|-------------------------------------------|------|--------------------------------|----|
| 8.2   | COM Express Connector Signal Descriptions | 9.5  | congatec System Sensors        |    |
| 9     | System Resources55                        | 10   | BIOS Setup Description         | 59 |
| 9.1   | I/O Address Assignment55                  | 10.1 | Navigating the BIOS Setup Menu | 59 |
| 9.1.1 | LPC Bus55                                 | 10.2 | BIOS Versions                  | 59 |
| 9.2   | PCI Configuration Space Map56             | 10.3 | Updating the BIOS              | 60 |
| 9.3   | I <sup>2</sup> C Bus57                    |      | Supported Flash Devices        |    |

# **List of Tables**

| Table 1  | Types of COM Express™ Pinouts/Features               | 11 |
|----------|------------------------------------------------------|----|
| Table 2  | conga-MA5 Commercial Variants                        |    |
| Table 3  | conga-MA5 Industrial Variants                        | 12 |
| Table 4  | Feature Summary                                      | 13 |
| Table 5  | Power Limits on Type 10 Connector                    | 15 |
| Table 6  | Measurement Description                              | 16 |
| Table 7  | Power Consumption Values                             | 17 |
| Table 8  | CMOS Battery Power Consumption                       |    |
| Table 9  | Cooling Solution Variants                            | 20 |
| Table 10 | PCI Express™ Options                                 | 25 |
| Table 11 | Display Combination                                  | 27 |
| Table 12 | Wake Events resuming system from S3                  | 40 |
| Table 13 | Signal Tables Terminology Descriptions               | 41 |
| Table 14 | COM Express Connector Pinouts                        | 42 |
| Table 15 | High Definition Audio Link Signals Descriptions      |    |
| Table 16 | Gigabit Ethernet Signal Descriptions                 | 44 |
| Table 17 | Serial ATA Signal Descriptions                       | 45 |
| Table 18 | PCI Express Signal Descriptions (general purpose)    |    |
| Table 19 | ExpressCard Support Pins Signal Descriptions         |    |
| Table 20 | USB Signal Descriptions                              |    |
| Table 21 | LVDS Signal Descriptions                             |    |
| Table 22 | LPC Signal Descriptions                              |    |
| Table 23 | SPI Interface Signal Descriptions                    | 48 |
| Table 24 | DDI Signal Descriptions                              | 49 |
| Table 25 | DisplayPort (DP) Signal Descriptions                 | 49 |
| Table 26 | TMDS Signal Descriptions                             |    |
| Table 27 | General Purpose Serial Interface Signal Descriptions | 50 |
| Table 28 | I2C Interface Signal Descriptions                    | 50 |
| Table 29 | Miscellaneous Signal Descriptions                    |    |
| Table 30 | Power and System Management Signal Descriptions      | 51 |
| Table 31 | Thermal Protection Interface Signal Descriptions     | 52 |
| Table 32 | SM Bus Signal Descriptions                           | 52 |
| Table 33 | General Purpose I/O Signal Descriptions              |    |
| Table 34 | SDIO Signal Descriptions                             |    |
| Table 35 | Module Type Definition Signal Description            |    |

| able 36 | Power and GND Signal Descriptions | 53 |
|---------|-----------------------------------|----|
|         | CAN Bus Signal Descriptions       |    |
|         | I/O Address Assignment            |    |
|         | PCI Configuration Space Map       |    |



# 1 Introduction

## COM Express™ Concept

COM Express™ is an open industry standard defined specifically for COMs (computer on modules). Its creation makes it possible to smoothly transition from legacy interfaces to the newest technologies available today. COM Express™ modules are available in following form factors:

Mini 84 mm x 55 mm
 Compact 95 mm x 95 mm
 Basic 125 mm x 95 mm
 Extended 155 mm x110 mm

The COM Express Specification Rev 2.1 currently defines seven different pinout types. These are shown in the table below.

Table 1 Types of COM Express™ Pinouts/Features

| Types   | Connector Rows | PCI Express Lanes | PCI    | IDE Channels | LAN ports |
|---------|----------------|-------------------|--------|--------------|-----------|
| Type 1  | A-B            | Up to 6           |        |              | 1         |
| Туре 2  | A-B C-D        | Up to 22          | 32-bit | 1            | 1         |
| Туре 3  | A-B C-D        | Up to 22          | 32-bit |              | 3         |
| Type 4  | A-B C-D        | Up to 32          |        | 1            | 1         |
| Type 5  | A-B C-D        | Up to 32          |        |              | 3         |
| Туре 6  | A-B C-D        | Up to 24          |        |              | 1         |
| Type 10 | A-B            | Up to 4           |        |              | 1         |

conga-MA5 modules use the Type 10 pinout definition. They are equipped with single 220-pin high performance connector that ensure stable data throughput.

The COM (computer on module) integrates all the core components and is mounted onto an application specific carrier board. COM modules are legacy-free design (no Super I/O, PS/2 keyboard and mouse) and provide most of the functional requirements for any application. These functions include, but are not limited to, a rich complement of contemporary high bandwidth serial interfaces such as PCI Express, Serial ATA, USB 3.0, and Gigabit Ethernet. The Type 10 pinout provides the ability to offer PCI Express, Serial ATA, and LPC options thereby expanding the range of potential peripherals. The robust thermal and mechanical concept, combined with extended power-management capabilities, is perfectly suited for all applications.

Carrier board designers can use as little or as many of the I/O interfaces as deemed necessary. The carrier board can therefore provide all the interface connectors required to attach the system to the application specific peripherals. This versatility allows the designer to create a dense and optimized package, which results in a more reliable product while simplifying system integration. Most importantly, COM Express™ modules are scalable, which means once an application has been created there is the ability to diversify the product range through the use of different performance class or form factor size modules. Simply unplug one module and replace it with another, no redesign is necessary.



# conga-MA5 Options Information

The conga-MA5 is available in five commercial and three industrial variants. The tables below show the different configurations available. Check the Part No. that applies to your product. This will tell you what options described in this user's guide are available on your particular module.

Table 2 conga-MA5 Commercial Variants

| Part-No.             | 048000                 | 048001                 | 048002                 | 048020                 | 048022                 |
|----------------------|------------------------|------------------------|------------------------|------------------------|------------------------|
| Processor            | Intel® Atom® x7-E3950  | Intel® Atom® x5-E3940  | Intel® Atom® x5-E3930  | Intel® Pentium® N4200  | Intel® Celeron® N3350  |
|                      | Quad Core 1.6 GHz      | Quad Core 1.6 GHz      | Dual Core 1.3 GHz      | Quad Core 1.1 GHz      | Dual Core 1.1GHz       |
|                      | Burst 2.0 GHz          | Burst 1.8 GHz          | Burst 1.8 GHz          | Burst 2.5 GHz          | Burst 2.4 GHz          |
| L2 Cache             | 2 MB                   |
| Onboard Memory       | 8 GB 1866 MT/s DDR3L   | 4 GB 1866 MT/s DDR3L   | 2 GB 1866 MT/s DDR3L   | 8 GB 1866 MT/s DDR3L   | 4 GB 1866 MT/s DDR3L   |
| Graphics             | Intel® HD Graphics 505 | Intel® HD Graphics 500 | Intel® HD Graphics 500 | Intel® HD Graphics 505 | Intel® HD Graphics 500 |
| GFX Base/Burst Freq. | 500/650 Mhz            | 400/600 MHz            | 400/550 MHz            | 200/750 MHz            | 200/650 MHz            |
| LVDS/eDP             | Single Channel LVDS    |
|                      | 18/24 bpp              |
| DDI                  | DP++                   | DP++                   | DP++                   | DP++                   | DP++                   |
| eMMC                 | Onboard 32 GB MLC      | Onboard 16 GB MLC      | Onboard 16 GB MLC      | Onboard 32 GB MLC      | Onboard 16 GB MLC      |
| Ethernet Controller  | Intel® I211            |
| SOC TDP              | 12 W                   | 9.5 W                  | 6.5 W                  | 6 W                    | 6 W                    |

Table 3 conga-MA5 Industrial Variants

| Part-No.            | 048010                 | 048011                 | 048012                 |
|---------------------|------------------------|------------------------|------------------------|
| Processor           | Intel® Atom® x7-E3950  | Intel® Atom® x5-E3940  | Intel® Atom® x5-E3930  |
|                     | Quad Core 1.6 GHz      | Quad Core 1.6 GHz      | Dual Core 1.3 GHz      |
|                     | Burst 2.0 GHz          | Burst 1.8 GHz          | Burst 1.8 GHz          |
| L2 Cache            | 2 MB                   | 2 MB                   | 2 MB                   |
| Onboard Memory      | 8 GB 1866 MT/s DDR3L   | 4 GB 1866 MT/s DDR3L   | 4 GB 1866 MT/s DDR3L   |
| Graphics            | Intel® HD Graphics 505 | Intel® HD Graphics 500 | Intel® HD Graphics 500 |
| GFX Base / Burst    | 500/650 MHz            | 400/600 MHz            | 400/550 MHz            |
| LVDS / eDP          | Single Channel LVDS    | Single Channel LVDS    | Single Channel LVDS    |
|                     | 18/24 bpp              | 18/24 bpp              | 18/24 bpp              |
| DDI                 | DP++                   | DP++                   | DP++                   |
| eMMC (SLC / MLC)    | Onboard 16 GB MLC      | Onboard 16 GB MLC      | Onboard 16 GB MLC      |
| Ethernet Controller | Intel® I210            | Intel® I210            | Intel® I210            |
| SOC TDP             | 12 W                   | 9.5 W                  | 6.5 W                  |



# 2 Specifications

### 2.1 Feature List

Table 4 Feature Summary

| Form Factor                  | Based on COM Express™ standard pinout Type 10 Rev. 2.1 (mini size 84 mm x 55 mm)                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                     |  |  |  |  |  |  |
|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Processor                    | Intel® Atom®, Pentium® and Celeron® (Codename: Apollo Lake)                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                     |  |  |  |  |  |  |
| Memory                       | conga-MA5: Up to 8 GB non-ECC DDR3L onboard memory interface with data rates up to 1866 MT/s.                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                     |  |  |  |  |  |  |
| Chipset                      | Integrated in SoC                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                     |  |  |  |  |  |  |
| Onboard Storage              | eMMC 5.0 interface up to 128 GB                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                     |  |  |  |  |  |  |
| Audio                        | Intel® High Definition Audio (Intel® HD Audio)                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                     |  |  |  |  |  |  |
| Ethernet                     | Onboard Intel® Ethernet Controller I211 (Commercial Variants) or I210 (Industrial Vari<br>Express® x1 link by default                                                                                                                                                                                                                                                                                                                      | iants) connected to SOC PCIe port 4 - connected via one PCI                                                                                         |  |  |  |  |  |  |
| Graphics Options             | Intel® HD Graphics Gen9-LP supporting DirectX12, OpenGL 4.3, OpenGL ES 3.0, C VP8, VP9, MPEG2, VC-1, WMV9 and JPEG/MJPEG. Dual simultaneous display supp                                                                                                                                                                                                                                                                                   |                                                                                                                                                     |  |  |  |  |  |  |
|                              | 1x DDI1 with support for the following via eDP to LVDS bridge IC:  - Single-channel LVDS interface: 1x 18 bpp or 1x 24 bpp.  - VESA LVDS color mappings  - Automatic Panel Detection via Embedded Panel Interface based on VESA EDID™ 1.3.  - Resolution up to 1280x1024 @ 60 Hz in single channel LVDS mode.  Optional eDP interface (assembly option)  NOTE: Either eDP or LVDS signals supported, not both signal types simultaneously. | 1x DDI0 with support for DP++ NOTE: The conga-MA5 does not natively support TMDS. A DP++ to TMDS converter (e.g. PTN3360D) needs to be implemented. |  |  |  |  |  |  |
| Peripheral<br>Interfaces     | 2x SATA 6 Gb/s Up to 4x PCI Express® Gen2 x1 links without LAN (requires custom BIOS) 6x USB 2.0 and 2x USB 3.0/2.0 SD (MMC not supported) 2x UART (LPC to Dual-UART as assembly option)  GPIOs muxed with SD card (not both types simultaneously) SPI Bus (For external BIOS FLASH only) LPC Bus I²C Bus, multimaster SMBus                                                                                                               |                                                                                                                                                     |  |  |  |  |  |  |
| BIOS                         | AMI Aptio® UEFI 5.x firmware; 8 MByte serial SPI with congatec Embedded BIOS features (OEM Logo, OEM CMOS Defaults, LCD Control, Display Auto Detection, Backlight Control, Flash Update)                                                                                                                                                                                                                                                  |                                                                                                                                                     |  |  |  |  |  |  |
| Power Mgmt.                  | ACPI 5.0 compliant with battery support. Also supports Suspend to RAM (S3).                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                     |  |  |  |  |  |  |
| congatec Board<br>Controller | Multi Stage Watchdog, non-volatile User Data Storage, Manufacturing and Board Information, Board Statistics, BIOS Setup Data Backup, I <sup>2</sup> C bus (fast mode, 400 kHz, multi-master), Power Loss Control                                                                                                                                                                                                                           |                                                                                                                                                     |  |  |  |  |  |  |
| Security                     | Integrated Intel® PTT (TPM 2.0). Infineon SLB9665 (LPC TPM 2.0) or SLB9660 (LPC TP                                                                                                                                                                                                                                                                                                                                                         | PM 1.2) available by assembly option.                                                                                                               |  |  |  |  |  |  |







# 2.2 Supported Operating Systems

The conga-MA5 supports the following operating systems

- Microsoft® Windows® 10 Enterprise (64-bit)
- Microsoft® Windows® 10 IoT Core (64-bit)
- Linux 3.x/4.x
- Yocto 2.x



For the installation of Microsoft® Windows® 10 (64-bit), congatec recommends a minimum storage capacity of 20 GB. congatec will not offer technical support for systems with less than 20 GB storage space.

## 2.3 Mechanical Dimensions

- 84.0mm x 55.0mm
- Height approximately 18 or 21mm (including heatspreader) depending on the carrier board connector that is used. If the 5mm (height) carrier board connector is used then approximate overall height is 18mm. If the 8mm (height) carrier board connector is used then approximate overall height is 21mm





# 2.4 Supply Voltage Standard Power

• 4.75V - 20V (Wide input range)



#### 2.4.1 Electrical Characteristics

Power supply pins on the module's connectors limit the amount of input power. The following table provides an overview of the limitations for pinout Type 10 (single connector, 220 pins).

Table 5 Power Limits on Type 10 Connector

| Power Rail | Module Pin Current | Nominal   | Input Range | Derated   | Max. Input Ripple | Max. Module Input        | Assumed    | Max. Load |
|------------|--------------------|-----------|-------------|-----------|-------------------|--------------------------|------------|-----------|
|            | Capability (A)     | Input (V) | (V)         | Input (V) | (10Hz to 20MHz)   | Power (w. derated input) | Conversion | Power     |
|            | , -                |           |             |           | (mV)              | (W)                      | Efficiency | (W)       |
| Wide Input | 6                  |           | 4.75-20.0   | 4.75      | +/- 100           | 28                       | 85%        | 23.8      |
| VCC_5V-SBY | 2                  | 5         | 4.75-5.25   | 4.75      | +/- 50            | 9                        |            |           |
| VCC_RTC    | 0.5                | 3         | 2.5-3.3     |           | +/- 20            |                          |            |           |

#### 2.4.2 Rise Time

The input voltages shall rise from 10% of nominal to 95% of nominal within 0.1 ms to 20 ms (0.1 ms  $\leq$  Rise Time  $\leq$  20 ms). Each DC input voltage must rise from 10% to 90% of its nominal voltage in a smooth, continuous ramp and the slope of the turn-on waveform must be positive.



# 2.5 Power Consumption

The power consumption values were measured with the following setup:

- conga-MA5 COM
- modified congatec carrier board
- conga-MA5 cooling solution
- Microsoft Windows® 10 (64-bit)



The CPU was stressed to its maximum workload with the Intel® Thermal Analysis Tool.

#### Table 6 Measurement Description

The power consumption values were recorded during the following system states:

| System State      | Description                                                                                                         | Comment                                                                                                                               |
|-------------------|---------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| S0: Minimum value | Lowest frequency mode (LFM) with minimum core voltage during desktop idle.                                          |                                                                                                                                       |
| S0: Maximum value | Highest frequency mode (HFM/Turbo Boost).                                                                           | The CPU was stressed to its maximum frequency.                                                                                        |
| S0: Peak value    | Highest current spike during the measurement of "S0: Maximum value". This state shows the peak value during runtime | Consider this value when designing the system's power supply to ensure that sufficient power is supplied during worst case scenarios. |
| S3                | COM is powered by VCC_5V_SBY.                                                                                       |                                                                                                                                       |
| S5                | COM is powered by VCC_5V_SBY.                                                                                       |                                                                                                                                       |



- 1. The fan and SATA drives were powered externally.
- 2. All other peripherals except the LCD monitor were disconnected before measurement.

The tables below provide additional information about the power consumption data for each of the conga-MA5 variants offered. The values are recorded at various operating modes.



| Table 7 Tower Consumption values | Table 7 | Power | Consumption | Values |
|----------------------------------|---------|-------|-------------|--------|
|----------------------------------|---------|-------|-------------|--------|

| Part   | Memory | H.W  | BIOS    | OS          |                       | CPU   |                    | Curre | nt (Amp.) | ) at 12V ( | S0) or 5' | V (S3, S5) |
|--------|--------|------|---------|-------------|-----------------------|-------|--------------------|-------|-----------|------------|-----------|------------|
| No.    | Size   | Rev. | Rev.    | (64-bit)    | Variant               | Cores | Base / Burst Freq. | S0:   | S0:       | S0:        | S3        | S5         |
|        |        |      |         |             |                       |       | (GHz)              | Min   | Max       | Peak       |           |            |
| 048000 | 8 GB   | A.1  | M50R019 | Windows® 10 | Intel® Atom® x7-E3950 | 4     | 1.6/2.0            | 0.14  | 1.71      | 1.87       | 0.10      | 0.10       |
| 048001 | 4 GB   | A.1  | M50R019 | Windows® 10 | Intel® Atom® x5-E3940 | 4     | 1.6/1.8            | 0.12  | 1.23      | 1.33       | 0.11      | 0.09       |
| 048002 | 2 GB   | A.1  | M50R019 | Windows® 10 | Intel® Atom® x5-E3930 | 2     | 1.3/1.8            | 0.12  | 0.88      | 0.94       | 0.12      | 0.10       |
| 048020 | 8 GB   | A.1  | M50R019 | Windows® 10 | Intel® Pentium® N4200 | 4     | 1.1/2.5            | 0.14  | 1.02      | 1.95       | 0.11      | 0.10       |
| 048022 | 4 GB   | A.1  | M50R019 | Windows® 10 | Intel® Celeron® N3350 | 2     | 1.1/2.4            | 0.12  | 0.91      | 1.64       | 0.10      | 0.09       |
| 048010 | 8 GB   | A.1  | M50R019 | Windows® 10 | Intel® Atom® x7-E3950 | 4     | 1.6/2.0            | 0.14  | 1.71      | 1.87       | 0.10      | 0.10       |
| 048011 | 4 GB   | A.1  | M50R019 | Windows® 10 | Intel® Atom® x5-E3940 | 4     | 1.6/1.8            | 0.12  | 1.23      | 1.33       | 0.11      | 0.09       |
| 048012 | 4 GB   | A.1  | M50R019 | Windows® 10 | Intel® Atom® x5-E3930 | 2     | 1.3/1.8            | 0.12  | 0.88      | 0.94       | 0.12      | 0.10       |



With fast input voltage rise time, the inrush current may exceed the measured peak current.

# 2.6 Supply Voltage Battery Power

Table 8 CMOS Battery Power Consumption

| RTC @ | Voltage | Current |
|-------|---------|---------|
| -10°C | 3V DC   | 1.90 μΑ |
| 20°C  | 3V DC   | 2.31 μΑ |
| 70°C  | 3V DC   | 5.46 μΑ |



- 1. Do not use the CMOS battery power consumption values listed above to calculate CMOS battery lifetime.
- 2. Measure the CMOS battery power consumption in your customer specific application in worst case conditions (for example, during high temperature and high battery voltage).
- 3. Consider also the self-discharge of the battery when calculating the lifetime of the CMOS battery. For more information, refer to application note AN9\_RTC\_Battery\_Lifetime.pdf on congatec GmbH website at www.congatec.com/support/application-notes.
- 4. We recommend to always have a CMOS battery present when operating the conga-MA5.



# 2.7 Environmental Specifications

Temperature (commercial variants) Operation: 0° to 60°C Storage: -20° to +80°C

Temperature (industrial variants) Operation: -40° to 85°C Storage: -40° to +85°C

Humidity Operation: 10% to 90% Storage: 5% to 95%



#### Caution

The above operating temperatures must be strictly adhered to at all times. When using a congatec heatspreader, the maximum operating temperature refers to any measurable spot on the heatspreader's surface.

Humidity specifications are for non-condensing conditions.

# 3 Block Diagram





# 4 Cooling Solutions

congatec GmbH offers the cooling solutions listed in Table 9 for conga-MA5. The dimensions of the cooling solutions are shown in the sub-sections. All measurements are in millimeters.

Table 9 Cooling Solution Variants

|                            | Cooling Solution                                                                    | Part No | Description                                                                                         |
|----------------------------|-------------------------------------------------------------------------------------|---------|-----------------------------------------------------------------------------------------------------|
| 1                          | HSP                                                                                 | 048057  | Heatspreader with 2.7 mm bore-hole standoffs for lidded CPU Intel Atom CPU variants                 |
|                            |                                                                                     | 048056  | Heatspreader with M2.5 mm threaded standoffs for lidded Intel Atom CPU variants                     |
|                            |                                                                                     | 048053  | Heatspreader with 2.7 mm bore-hole standoffs for bare-die Intel Pentium and Celeron CPU variants    |
|                            |                                                                                     | 048052  | Heatspreader with M2.5 mm threaded standoffs for bare-die Intel Pentium and Celeron CPU variants    |
| 2                          | CSP                                                                                 | 048055  | Passive cooling with 2.7 mm bore-hole standoffs for lidded Intel Atom CPU variants                  |
|                            | 048054 Passive cooling with M2.5 mm threaded standoffs for lidded Intel Atom CPU va |         | Passive cooling with M2.5 mm threaded standoffs for lidded Intel Atom CPU variants                  |
| 048051 Passive cooling wit |                                                                                     | 048051  | Passive cooling with 2.7 mm bore-hole standoffs for bare-die Intel Pentium and Celeron CPU variants |
|                            |                                                                                     | 048050  | Passive cooling with M2.5 mm threaded standoffs for bare-die Intel Pentium and Celeron CPU variants |



- 1. We recommend a maximum torque of 0.4 Nm for carrier board mounting screws.
- 2. The gap pad material used on congatec heatspreaders may contain silicon oil that can seep out over time depending on the environmental conditions it is subjected to. For more information about this subject, contact your local congatec sales representative and request the gap pad material manufacturer's specification.



#### Caution

- 1. The congatec heatspreaders/cooling solutions are tested only within the commercial temperature range of 0° to 60°C. Therefore, if your application that features a congatec heatspreader/cooling solution operates outside this temperature range, ensure the correct operating temperature of the module is maintained at all times. This may require additional cooling components for your final application's thermal solution.
- 2. For adequate heat dissipation, use the mounting holes on the cooling solution to attach it to the module. Apply thread-locking fluid on the screws if the cooling solution is used in a high shock and/or vibration environment. To prevent the standoff from stripping or cross-threading, use non-threaded carrier board standoffs to mount threaded cooling solutions.



3. For applications that require vertically-mounted cooling solution, use only coolers that secure the thermal stacks with fixing post. Without the fixing post feature, the thermal stacks may move.

# 4.1 CSP Dimensions

### For Lidded Variants



 $\mbox{M2.5}\ \mbox{x}$  6 mm threaded standoff for threaded version or

ø2.7 x 6 mm non-threaded standoff for borehole version







#### For Bare-die Variants





 $\mbox{M2.5}\ \mbox{x}\ \mbox{6}$  mm threaded standoff for threaded version or

ø2.7 x 6 mm non-threaded standoff for borehole version







# 4.2 Heatpsreader Dimensions

### For Lidded Variants



M2.5 x 6 mm threaded standoff for threaded version or  $\emptyset$ 2.7 x 6 mm non-threaded standoff for borehole version





#### For Bare-die Variants



M2.5 x 6 mm threaded standoff for threaded version or ø2.7 x 6 mm non-threaded standoff for borehole version





# 5 Connector Subsystems Rows A, B

The conga-MA5 is connected to the carrier board via a 220-pin connector (COM Express Type 10 pinout). This connector is broken down into two rows (rows A and B). The following subsystems can be found on conga-MA5 COM Express connector rows A and B.

## 5.1 PCI Express™

The conga-MA5 offers up to four PCIe lanes externally on the COM Express connector. The lanes are Gen 2 compliant and offer support for full 5 Gb/s bandwidth in each direction per x1 link. Default configuration for the lanes is 3 x1 link. Other configurations are possible as shown in the table below but require a customized BIOS firmware. Contact congatec technical support for more information.

The PCI Express interface is based on the PCI Express Specification 2.0 with Gen 1 (2.5 Gb/s) and Gen 2 (5 Gb/s) speed. For more information, refer to the conga-MA5 pinout table in section 8 "Signal Descriptions and Pinout Tables" and table 16 "PCI Express Signal Descriptions".

Table 10 PCI Express™ Options

|                      | x1 | x2 | x4 | Gigabit Ethernet |
|----------------------|----|----|----|------------------|
| Default              | 3  |    |    | Yes              |
| Option 1             |    | 2  |    | Yes              |
| Option 2             |    |    | 1  | Yes              |
| Option 2<br>Option 3 | 2  | 1  |    | Yes              |
| Option 4             | 4  |    |    | No               |



The options require a customized BIOS.

# 5.2 Gigabit Ethernet

The conga-MA5 offers a Gigabit Ethernet interface on the COM Express connector via the onboard Intel® I211 Gigabit Ethernet controller for commercial variants and Intel® I210IT Gigabit Ethernet controller for industrial variants. This controller is connected to the Intel® Apollo Lake SoC through a PCI Express lane.

The Ethernet interface consists of 4 pairs of low voltage differential pair signals designated from GBE0\_MD0± to GBE0\_MD3± plus control signals for link activity indicators. These signals can be used to connect to a 10/100/1000 BaseT RJ45 connector with integrated or external isolation magnetics on the carrier board.



## 5.3 SATA

The conga-MA5 offers two SATA interfaces on the COM Express connector via a SATA host controller integrated in the Intel® Apollo Lake SoC. The controller supports independent DMA operation, AHCI operations and data transfer rates of 1.5 Gb/s, 3.0 Gb/s and 6.0 Gb/s. IDE Mode is not supported.

## 5.4 Universal Serial Bus

The conga-MA5 offers up to eight USB ports (6x USB 2.0 and 2x USB 3.0/2.0) routed directly from the SoC. One USB 2.0 port supports Dual Role.

#### 5.4.1 USB 2.0

The conga-MA5 offers six USB 2.0 interfaces on the COM Express connector including one USB 2.0 Dual Role port. The xHCl host controller in the SoC complies with USB standard 1.1 and 2.0 with high-speed, full-speed and low-speed USB signalling.



USB Dual Role is only supported under Linux. The port is a standard USB Host port under Windows.



#### Caution

To pass the Electrical Fast Transient (EFT) test, you must add a schottky diode (1SS402 or equivalent) to all USB2.0 data lanes routed to a connector on your carrier board. The schottky diode must be placed before the common-mode choke as shown below.





#### 5.4.2 USB 3.0

The conga-MA5 offers two USB 3.0 ports on the COM Express connector. Both USB 3.0 ports are controlled by a xHCl host controller in the SoC. The xHCl host controller allows data transfers of up to 5 Gb/s and supports SuperSpeed, high-speed, full-speed and low-speed USB signalling.

# 5.5 ExpressCard™

The conga-MA5 supports the implementation of ExpressCards, which requires the dedication of one USB port and a x1 PCI Express link for each ExpressCard used.

# 5.6 High Definition Audio (HDA) Interface

The conga-MA5 provides an interface to connect an HDA audio codec. Only one external HDA codec is supported.

# 5.7 Digital Display Interface

The conga-MA5 offers two Digital Display Interfaces (DDI0 & DDI1) on the COM Express connector:

- DDIO supports DisplayPort 1.2
- DDI1 supports LVDS by default

Optionally, DDI1 can support eDP instead (assembly option).

The supported display combinations are shown below:

Table 11 Display Combination

| Display 1       | Display 2       | Display 1                                                                          | Display 2                                                                          |
|-----------------|-----------------|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|
|                 |                 | Max. Resolution                                                                    | Max. Resolution                                                                    |
| DDI0 (DP++)     | DDI1 (LVDS/eDP) | 4096x2160 @60 Hz (DP)                                                              | 1280x1024 @60 Hz (single channel LVDS)<br>3840x2160 @60 Hz (stuffing optional eDP) |
| DDI1 (LVDS/eDP) | DDI0 (DP++)     | 1280x1024 @60 Hz (single channel LVDS)<br>3840x2160 @60 Hz (stuffing optional eDP) | 4096x2160 @60 Hz (DP)                                                              |





To support the maximum resolution of the DP++, a retimer needs to be implemented on the carrier board.

## 5.7.1 DisplayPort (DP)

DisplayPort is an open, industry standard digital display interface, that has been developed within the Video Electronics Standards Association (VESA). The DisplayPort specification defines a scalable digital display interface with optional audio and content protection capability. It defines a license-free, royalty-free, state-of-the-art digital audio/video interconnect, intended to be used primarily between a computer and its display monitor.

#### 5.7.2 LVDS

The conga-MA5 offers a single channel LVDS interface on the COM Express connector. The interface is provided by routing the onboard PTN3460 eDP to the eDP port of the SoC. The bridge processes the incoming DisplayPort stream, converts the DP protocol to LVDS protocol and transmits the processed stream in LVDS format. The LVDS interface supports:

- single channel LVDS interface (color depths of 18 bpp or 24 bpp)
- integrated flat panel interface with clock frequency up to 112 MHz
- VESA standard or JEIDA data mapping
- automatic panel detection via Embedded Panel Interface based on VESA EDID™ 1.3
- resolution up to 1280x1024 @60Hz

The LVDS interface provides LVDS signals by default, but can optionally support eDP 1.3 signals at 3840x2160 @60Hz (assembly option). For more information, contact congatec technical support.



The LVDS/eDP interface supports either LVDS or eDP signals. Both signals are not supported simultaneously. See Table 11 for possible display combinations.

#### 5.8 SD Card

The conga-MA5 offers a 4-bit SD interface connected to the SD v3.01 host controller integrated in the SoC. It supports up to 50 MHz 3.3V signalling. The MMC standard is not supported.

# 5.9 General Purpose Serial Interface (UART)



The conga-MA5 offers two UART ports routed from the SoC by default. Optionally, the UART ports can be routed from an LPC controller (Exar XR28V382) instead. See *Table 27* for the signal description.



The UART ports routed from the SoC cannot be used under Windows because Intel® does not provide the necessary driver. The UART ports routed from the SoC can only be used under Linux.

The UART ports routed from the LPC controller (Exar XR28V382) can also be used under Windows 10 without a special driver.

#### 5.10 LPC Bus

The conga-MA5 offers the LPC (Low Pin Count) bus. The LPC bus corresponds approximately to a serialized ISA bus yet with a significantly reduced number of signals and functionality. Due to the software compatibility to the ISA bus, I/O extensions such as additional serial ports can be easily implemented on an application specific carrier board using this bus. Only certain devices such as Super I/O or TPM chips can be implemented on the carrier board.



The LPC clock frequency is 25 MHz. The LPC\_DRQ# signal is not supported. The SERIRQ# signal is programmable to operate with the cBC.

## 5.11 SPI Bus

The module integrates a 8 MByte SPI Flash device with SFDP feature for the UEFI BIOS. Optionally, the onboard SPI Flash can be disabled and a carrier board based 3V 8 MByte SPI Flash device with SFDP feature (e.g. W25Q64FVSSIG) can be utilized to boot the module. The SPI clock speed is 25 MHz.

### 5.12 I<sup>2</sup>C Bus

The I<sup>2</sup>C bus is implemented through the congatec board controller. The bus has 2.2k ohm pull-ups resistors on the CLK and DATA signals and is powered from standby 3.3V.

#### 5.13 SMBus

The SM Bus is implemented through the congatec board controller. It is an I<sup>2</sup>C bus variant for system management functions. The bus is powered from standby 3.3V and has 2.2k ohm pull-ups resistors on the CLK and DATA signals. ALERT# signal has a 10K-ohm pull-up resistor. Optionally, this SM Bus can be connected to the SoC SMBus via an isolation switch controlled in BIOS.



#### 5.14 Power Control

#### PWR\_OK

Power OK from main power supply or carrier board voltage regulator circuitry. A high value indicates that the power is good and the module can start its onboard power sequencing. Carrier board hardware must drive this signal low until all power rails and clocks are stable. Releasing PWR\_OK too early or not driving it low at all can cause numerous boot up problems. It is a good design practice to delay the PWR\_OK signal a little (typically 100ms) after all carrier board power rails are up, to ensure a stable system. See screenshot below.





The module is kept in reset as long as the PWR\_OK is driven by carrier board hardware. It is strongly recommended that the carrier board hardware drives the signal low until it is safe to let the module boot-up.

The three typical usage scenarios for a carrier board design are:

- Connect PWR\_OK to the "power good" signal of an ATX type power supply.
- Connect PWR\_OK to the last voltage regulator in the chain on the carrier board.
- Simply pull PWR\_OK with a 1k resistor to the carrier board 3.3V power rail.



With this solution, you must make sure that by the time the 3.3V is up, all carrier board hardware is fully powered and all clocks are stable.

The conga-MA5 provides support for controlling ATX-style power supplies. When not using an ATX power supply then the conga-MA5's pins SUS\_S3/PS\_ON, 5V\_SB, and PWRBTN# should be left unconnected.

#### SUS\_S3#/PS\_ON#

The SUS\_S3#/PS\_ON# (pin A15 on the COM Express connector) signal is an active-low output that can be used to turn on the main outputs of an ATX-style power supply. In order to accomplish this the signal must be inverted with an inverter/transistor that is supplied by standby voltage and is located on the carrier board.

#### **PWRBTN#**

When using ATX-style power supplies PWRBTN# (pin B12 on the COM Express connector) is used to connect to a momentary-contact, active-low debounced push-button input while the other terminal on the push-button must be connected to ground. This signal is internally pulled up to 3V\_SB using a 10k resistor. When PWRBTN# is asserted it indicates that an operator wants to turn the power on or off. The response to this signal from the system may vary as a result of modifications made in BIOS settings or by system software.

## **Power Supply Implementation Guidelines**

Input power of 4.75 - 20 volt is the sole operational power source for the conga-MA5. The remaining necessary voltages are internally generated on the module using onboard voltage regulators. A carrier board designer should be aware of the following important information when designing a power supply for a conga-MA5 application:

• It has also been noticed that on some occasions, problems occur when using a power supply that produces non monotonic voltage when powered up. The problem is that some internal circuits on the module (e.g. clock-generator chips) will generate their own reset signals when the supply voltage exceeds a certain voltage threshold. A voltage dip after passing this threshold may lead to these circuits becoming confused resulting in a malfunction. It must be mentioned that this problem is quite rare but has been observed in some mobile power supply applications. The best way to ensure that this problem is not encountered is to observe the power supply rise waveform through the use of an oscilloscope to determine if the rise is indeed monotonic and does not have any dips. This should be done during the power supply qualification phase therefore ensuring that the above mentioned problem doesn't arise in the application. For more information, see the "Power Supply Design Guide for Desktop Platform Form Factors" document at www.intel.com.

## Inrush and Maximum Current Peaks on VCC\_5V\_SB and VCC

The inrush current on the conga-MA5 VCC\_5V\_SB power rail can go up as high as 3.58 A and as high as 11.5 A on VCC power rail (12 V) within a short time (approx. 150µs) and with a voltage rise time of 100µs. Sufficient decoupling capacitance must be implemented on the carrier board to ensure proper power-up sequencing.



# 5.15 Power Management

ACPI 5.0 compliant with battery support. Also supports Suspend to RAM (S3).

## 5.16 MIPI CSI-2

The MIPI CSI-2 connector is available as an option for high-volume projects. It requires a specific software implementation—depending on the operating system and camera application. Contact your local sales representative for further details.

The flip-lock actuator of the MIPI CSI-2 connector is fragile and must be handled with care.



Follow these steps to attach the flat-foil cable to the MIPI CSI-2 connector:

- 1. Remove the cooling solution (if installed).
- 2. Gently press against both sides of the actuator from below to flip the actuator open.
- 3. Fully slide the flat-foil cable inside the slot below the actuator. The exposed conductive traces of the flat-foil cable must face up.
- 4. Gently press against both sides of the actuator from above until the actuator is firmly locked.
- 5. Install the cooling solution.

### Follow these steps to remove the flat-foil cable from the MIPI CSI-2 connector:

- 1. Remove the cooling solution (if installed).
- 2. Gently press against both sides of the actuator from below to flip the actuator open.
- 3. Carefully remove the flat-foil cable.
- 4. Install the cooling solution.



#### Caution

Do not try to pull the flat-foil connector out without removing the cooling solution and opening the actuator first. Also, do not use pressure to open the actuator by more than 45°. Otherwise, the connector will be damaged.

# 6 Additional Features

### 6.1 Onboard Interfaces

#### 6.1.1 eMMC 5.0

Optionally, the conga-MA5 offers an onboard eMMC 5.0 flash (MLC) with up to 128 GB storage capacity and an eMMC 5.0 compliant controller. Changes to the onboard eMMC may occur during the lifespan of the module in order to keep up with the rapidly changing eMMC technology. The performance of the newer eMMC may vary depending on the eMMC technology.



For adequate operation of the eMMC, ensure that at least 15 % of the eMMC storage is reserved for vendor-specific functions.

# 6.2 congatec Board Controller (cBC)

The conga-MA5 is equipped with a Texas Instruments Tiva™ TM4E1231H6ZRBI microcontroller. This onboard microcontroller plays an important role for most of the congatec BIOS features. It fully isolates some of the embedded features such as system monitoring or the I²C bus from the x86 core architecture, which results in higher embedded feature performance and more reliability, even when the x86 processor is in a low power mode.

#### 6.2.1 Board Information

The cBC provides a rich data-set of manufacturing and board information such as serial number, EAN number, hardware and firmware revisions, and so on. It also keeps track of dynamically changing data like runtime meter and boot counter.

#### 6.2.2 Fan Control

The conga-MA5 has additional signals and functions to further improve system management. One of these signals is an output signal called FAN\_PWMOUT that allows system fan control using a PWM (Pulse Width Modulation) output. Additionally, there is an input signal called FAN\_TACHOIN that provides the ability to monitor the system's fan RPMs (revolutions per minute). This signal must receive two pulses per revolution in order to produce an accurate reading. For this reason, a two pulse per revolution fan or similar hardware solution is recommended.





For the correct fan control (FAN\_PWMOUT, FAN\_TACHIN) implementation, see the COM Express Design Guide.

#### 6.2.3 Power Loss Control

The cBC has full control of the power-up of the module and therefore can be used to specify the behavior of the system after an AC power loss condition. Supported modes are "Always On", "Remain Off" and "Last State".

### 6.2.4 Watchdog

The conga-MA5 is equipped with a multi stage watchdog solution that is triggered by software. The COM Express™ Specification does not provide support for external hardware triggering of the watchdog; therefore, the conga-MA5 does not support external hardware triggering. For more information about the Watchdog feature, refer to the application note AN3\_Watchdog.pdf at www.congatec.com.

## 6.2.5 General Purpose Input/Output

The conga-MA5 offers general purpose inputs and outputs for custom system designs. These GPIOs are multiplexed with SD signals and are controlled by the cBC.

#### 6.3 OEM BIOS Customization

The conga-MA5 is equipped with congatec Embedded BIOS, which is based on American Megatrends Inc. Aptio UEFI firmware. The congatec Embedded BIOS allows system designers to modify the BIOS. For more information about customizing the congatec Embedded BIOS, refer to the congatec System Utility user's guide CGUTLm1x.pdf on the congatec website at www.congatec.com or contact technical support.

The customization features supported are described below:

## 6.3.1 OEM Default Settings

This feature allows system designers to create and store their own BIOS default configuration. Customized BIOS development by congatec for OEM default settings is no longer necessary because customers can easily perform this configuration by themselves using the congatec system utility CGUTIL. See congatec application note AN8\_Create\_OEM\_Default\_Map.pdf on the congatec website for details on how to add OEM default settings to the congatec Embedded BIOS.



## 6.3.2 OEM Boot Logo

This feature allows system designers to replace the standard text output displayed during POST with their own BIOS boot logo. Customized BIOS development by congatec for OEM Boot Logo is no longer necessary because customers can easily perform this configuration by themselves using the congatec system utility CGUTIL. See congatec application note AN8\_Create\_And\_Add\_Bootlogo.pdf on the congatec website for details on how to add OEM boot logo to the congatec Embedded BIOS.

## 6.3.3 OEM POST Logo

This feature allows system designers to replace the congatec POST logo displayed in the upper left corner of the screen during BIOS POST with their own BIOS POST logo. Use the congatec system utility CGUTIL 1.5.4 or later to replace/add the OEM POST logo.

#### 6.3.4 OEM BIOS Code/Data

With the congatec embedded BIOS it is possible for system designers to add their own code to the BIOS POST process. The congatec Embedded BIOS first calls the OEM code before handing over control to the OS loader. Except for custom specific code, this feature can also be used to support Win XP SLP installation, Window 7 SLIC table (OA2.0), Windows 8 OEM activation (OA3.0), verb tables for HDA codecs, PCI/PCIe opROMs, bootloaders, rare graphic modes and Super I/O controller initialization.



The OEM BIOS code of the new UEFI based firmware is only called when the CSM (Compatibility Support Module) is enabled in the BIOS setup menu. Contact congatec technical support for more information on how to add OEM code.

#### 6.3.5 OEM DXE Driver

This feature allows designers to add their own UEFI DXE driver to the congatec embedded BIOS. Contact congatec technical support for more information on how to add an OEM DXE driver.

## 6.4 congatec Battery Management Interface

In order to facilitate the development of battery powered mobile systems based on embedded modules, congatec has defined an interface for the exchange of data between a x86 CPU module (using an ACPI operating system) and a Smart Battery system. A system developed according to the congatec Battery Management Interface Specification can provide the battery management functions supported by an ACPI capable operating system (e.g. charge state of the battery, information about the battery, alarms/events for certain battery states, ...) without the need for any additional modifications to the system BIOS.



In addition to the ACPI-compliant Control Method Battery mentioned above, the latest versions of the conga-MA7 BIOS and board controller firmware also support the LTC1760 battery manager from Linear Technology and a battery only solution (no charger). All three battery solutions are supported on the I2C bus and the SMBus. This gives the system designer more flexibility when choosing the appropriate battery subsystem.

For more information about the supported Battery Management Interface contact your local congatec sales representative.

# 6.5 API Support (CGOS)

In order to benefit from the above mentioned non-industry standard feature set, congatec provides an API that allows application software developers to easily integrate all these features into their code. The CGOS API (congatec Operating System Application Programming Interface) is the congatec proprietary API that is available for all commonly used Operating Systems such as Win32, Win64, Linux. The architecture of the CGOS API driver provides the ability to write application software that runs unmodified on all congatec CPU modules. All the hardware related code is contained within the congatec embedded BIOS on the module. See section 1.1 of the CGOS API software developers guide, which is available on the congatec website.

# 6.6 Suspend to Ram

The Suspend to RAM feature is available on the conga-MA5.

## 6.7 Security Features

The conga-MA5 has an integrated Intel® PTT (TPM 2.0). Additionally, an Infineon SLB9665 (LPC TPM 2.0) or SLB9660 (LPC TPM 1.2) is available by assembly option.



You can enable/disable the integrated Intel® PTT (TPM 2.0) in BIOS Setup: Enter BIOS Setup (see section 10.1 "Navigating the BIOS Setup Menu"), navigate to "Advanced Setup" and then "Platform Trust Technology". Always disable fTPM if you use an external TPM.

# 7 conga Tech Notes

The conga-MA5 has some technological features that require additional explanation. The following section will give the reader a better understanding of some of these features. This information will also help the user to better understand the information found in the system resources section of this user's guide as well as some of the setup nodes found in the BIOS Setup Description section.

## 7.1 Intel® Apollo Lake Features

#### 7.1.1 Processor Core

Some of the features supported by the Intel® Apollo Lake SoC are:

- Quad/Dual Core Processor
  - 2 modules of 2 cores each (for Quad Core Processor)
  - Supporting Out of Order Execution (OOE)
  - Enhanced Intel SpeedStep® Technology
  - Intel® 64 bit Architecture
- Intel® full virtualization architecture supports
  - Intel® VT-x with Extended Page Tables (EPT)
  - Intel® Virtualization Technology for Directed I/O (VT-d)
- Thermal management support via Intel® Thermal Monitor (TM1 and TM2)



Intel® Hyper-Threading technology is not supported (four cores execute four threads)

#### 7.1.1.1 Intel Virtualization Technology

Intel® Virtualization Technology (Intel® VT) makes a single system appear as multiple independent systems to software. This allows multiple, independent operating systems to run simultaneously on a single system. Intel® VT comprises technology components to support virtualization of platforms based on Intel architecture microprocessors and chipsets. Intel® Virtualization Technology for IA-32, Intel® 64 and Intel® Architecture Intel® VT-x added hardware support in the processor to improve the virtualization performance and robustness.





congatec does not offer virtual machine monitor (VMM) software. All VMM software support questions and queries should be directed to the VMM software vendor and not congatec technical support.

#### 7.1.1.2 AHCI

The Apollo Lake SoC provides hardware support for Advanced Host Controller Interface (AHCI), a programming interface for SATA host controllers. Platforms supporting AHCI may take advantage of performance features such as no master/slave designation for SATA devices (each device is treated as a master) and hardware-assisted native command queuing. AHCI also provides usability enhancements such as Hot-Plug.

#### 7.1.1.3 Thermal Management

ACPI is responsible for allowing the operating system to play an important part in the system's thermal management. This results in the operating system having the ability to take control of the operating environment by implementing cooling decisions according to the demands put on the CPU by the application.

The conga-MA5 ACPI thermal solution offers two different cooling policies:

#### Passive Cooling

When the temperature in the thermal zone must be reduced, the operating system can decrease the power consumption of the processor by throttling the processor clock. One of the advantages of this cooling policy is that passive cooling devices (in this case the processor) do not produce any noise. Use the "passive cooling trip point" setup node in the BIOS setup program to determine the temperature threshold that the operating system will use to start or stop the passive cooling procedure.

#### Critical Trip Point

If the temperature in the thermal zone reaches a critical point then the operating system will perform a system shut down in an orderly fashion in order to ensure that there is no damage done to the system as result of high temperatures. Use the "critical trip point" setup node in the BIOS setup program to determine the temperature threshold that the operating system will use to shut down the system.



The end user must determine the cooling preferences for the system by using the setup nodes in the BIOS setup program to establish the appropriate trip points. If passive cooling is activated and the processor temperature is above the trip point the processor clock is throttled. See section 12 of the ACPI Specification 2.0 C for more information about passive cooling.



# 7.2 ACPI Suspend Modes and Resume Events

conga-MA5 supports S3 (STR= Suspend to RAM). For more information about S3 wake events see section 10.4.8 "ACPI Configuration Submenu".

S4 (Suspend to Disk) is not supported by the BIOS (S4\_BIOS) but it is supported by the following operating systems (S4\_OS= Hibernate):

• Windows® 10 and Linux

This table lists the "Wake Events" that resume the system from S3 unless otherwise stated in the "Conditions/Remarks" column:

Table 12 Wake Events resuming system from S3

| Wake Event                  | Conditions/Remarks                                                                                                                    |
|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| Power Button                | Wakes unconditionally from S3-S5.                                                                                                     |
| Onboard LAN Event           | Device driver must be configured for Wake On LAN support.                                                                             |
| PCI Express WAKE#           | Wakes unconditionally from S3-S5.                                                                                                     |
| PME#                        | Activate the wake up capabilities of a PCI device using Windows Device Manager configuration options for this device OR set Resume On |
|                             | PME# to Enabled in the Power setup menu.                                                                                              |
| USB Mouse/Keyboard Event    | When Standby mode is set to S3, USB Hardware must be powered by standby power source.                                                 |
|                             | Set USB Device Wakeup from S3/S4 to ENABLED in the ACPI setup menu (if setup node is available in BIOS setup program).                |
|                             | In Device Manager look for the keyboard/mouse devices. Go to the Power Management tab and check 'Allow this device to bring the       |
|                             | computer out of standby'.                                                                                                             |
| RTC Alarm                   | Activate and configure Resume On RTC Alarm in the Power setup menu. Only available in S5.                                             |
| Watchdog Power Button Event | Wakes unconditionally from S3-S5.                                                                                                     |



# 8 Signal Descriptions and Pinout Tables

The following section describes the signals found on COM Express™ Type 10 connectors used for congatec GmbH modules. The pinout of the modules complies with COM Express Type 10 Rev. 2.1.

The table below describes the terminology used in this section for the Signal Description tables. The PU/PD column indicates if a COM Express™ module pull-up or pull-down resistor has been used. If the field entry area in this column for the signal is empty, then no pull-up or pull-down resistor has been implemented by congatec.

The "#" symbol at the end of the signal name indicates that the active or asserted state occurs when the signal is at a low voltage level. When "#" is not present, the signal is asserted when at a high voltage level.



The Signal Description tables do not list internal pull-ups or pull-downs implemented by the chip vendors, only pull-ups or pull-downs implemented by congatec are listed. For information about the internal pull-ups or pull-downs implemented by the chip vendors, refer to the respective chip's datasheet.

Table 13 Signal Tables Terminology Descriptions

| Term       | Description                                                                                                                                                 |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PU         | congatec implemented pull-up resistor                                                                                                                       |
| PD         | congatec implemented pull-down resistor                                                                                                                     |
| I/O 3.3V   | Bi-directional signal 3.3V                                                                                                                                  |
| I/O 5V     | Bi-directional signal 5V                                                                                                                                    |
| I 3.3V     | Input 3.3V                                                                                                                                                  |
| I 5V       | Input 5V                                                                                                                                                    |
| I/O 3.3VSB | Input 3.3V active in standby state                                                                                                                          |
| O 3.3V     | Output 3.3V signal level                                                                                                                                    |
| O 5V       | Output 5V signal level                                                                                                                                      |
| OD         | Open drain output pin                                                                                                                                       |
| Р          | Power input pin                                                                                                                                             |
| DDC        | Display Data Channel                                                                                                                                        |
| PCIE       | In compliance with PCI Express Base Specification, Revision 2.0                                                                                             |
| SATA       | In compliance with Serial ATA specification Revision 2.6 and 3.0.                                                                                           |
| REF        | Reference voltage output. May be sourced from a module power plane.                                                                                         |
| PDS        | Pull-down strap. A module output pin that is either tied to GND or is not connected. Used to signal module capabilities (pinout type) to the Carrier Board. |



# 8.1 COM Express Connector Pinout

Table 14 COM Express Connector Pinouts

| Pin | Row A          | Pin | Row B          | Pin | Row A                 | Pin      | Row B              |
|-----|----------------|-----|----------------|-----|-----------------------|----------|--------------------|
| A1  | GND(FIXED)     | B1  | GND(FIXED)     | A56 | RSVD                  | B56      | RSVD               |
| A2  | GBE0_MDI3-     | B2  | GBE0_ACT#      | A57 | GND                   | B57 GPO2 |                    |
| A3  | GBE0_MDI3+     | В3  | LPC_FRAME#     | A58 | PCIE_TX3+             | B58      | PCIE_RX3+          |
| A4  | GBE0_LINK100#  | B4  | LPC_AD0        | A59 | PCIE_TX3-             | B59      | PCIE_RX3-          |
| A5  | GBE0_LINK1000# | B5  | LPC_AD1        | A60 | GND(FIXED)            | B60      | GND(FIXED)         |
| A6  | GBE0_MDI2-     | В6  | LPC_AD2        | A61 | PCIE_TX2+             | B61      | PCIE_RX2+          |
| A7  | GBE0_MDI2+     | В7  | LPC_AD3        | A62 | PCIE_TX2-             | B62      | PCIE_RX2-          |
| A8  | GBE0_LINK#     | В8  | LPC_DRQ0# (*)  | A63 | GPI1                  | B63      | GPO3               |
| Α9  | GBE0_MDI1-     | В9  | LPC_DRQ1# (*)  | A64 | PCIE_TX1+             | B64      | PCIE_RX1+          |
| A10 | GBE0_MDI1+     | B10 | LPC_CLK        | A65 | PCIE_TX1-             | B65      | PCIE_RX1-          |
| A11 | GND(FIXED)     | B11 | GND(FIXED)     | A66 | GND                   | B66      | WAKEO#             |
| A12 | GBE0_MDI0-     | B12 | PWRBTN#        | A67 | GPI2                  | B67      | WAKE1#             |
| A13 | GBE0_MDI0+     | B13 | SMB_CK         | A68 | PCIE_TX0+             | B68      | PCIE_RX0+          |
| A14 | GBE0_CTREF (*) | B14 | SMB_DAT        | A69 | PCIE_TX0-             | B69      | PCIE_RX0-          |
| A15 | SUS_S3#        | B15 | SMB_ALERT#     | A70 | GND(FIXED)            | B70      | GND(FIXED)         |
| A16 | SATA0_TX+      | B16 | SATA1_TX+      | A71 | eDP_TX2+/LVDS_A0+     | B71      | DDI0_PAIR0+        |
| A17 | SATA0_TX-      | B17 | SATA1_TX-      | A72 | eDP_TX2-/LVDS_A0-     | B72      | DDI0_PAIR0-        |
| A18 | SUS_S4#        | B18 | SUS_STAT#      | A73 | eDP_TX1+/LVDS_A1+     | B73      | DDI0_PAIR1+        |
| A19 | SATA0_RX+      | B19 | SATA1_RX+      | A74 | eDP_TX1-/LVDS_A1-     | B74      | DDI0_PAIR1-        |
| A20 | SATA0_RX-      | B20 | SATA1_RX-      | A75 | eDP_TX0+/LVDS_A2+     | B75      | DDI0_PAIR2+        |
| A21 | GND(FIXED)     | B21 | GND(FIXED)     | A76 | eDP_TX0-/LVDS_A2-     | B76      | DDI0_PAIR2-        |
| A22 | USB_SSRX0-     | B22 | USB_SSTX0-     | A77 | eDP/LVDS_VDD_EN       | B77      | DDI0_PAIR4+ (*)    |
| A23 | USB_SSRX0+     | B23 | USB_SSTX0+     | A78 | LVDS_A3+              | B78      | DDI0_PAIR4- (*)    |
| A24 | SUS_S5#        | B24 | PWR_OK         | A79 | LVDS_A3-              | B79      | eDP/LVDS_BKLT_EN   |
| A25 | USB_SSRX1-     | B25 | USB_SSTX1-     | A80 | GND(FIXED)            | B80      | GND(FIXED)         |
| A26 | USB_SSRX1+     | B26 | USB_SSTX1+     | A81 | eDP_TX3+/LVDS_A_CK+   | B81      | DDI0_PAIR3+        |
| A27 | BATLOW#        | B27 | WDT            | A82 | eDP_TX3-/LVDS_A_CK-   | B82      | DDI0_PAIR3-        |
| A28 | (S)ATA_ACT#    | B28 | HDA_SDIN2 (*)  | A83 | eDP_AUX+/LVDS_I2C_CK  | B83      | eDP/LVDS_BKLT_CTRL |
| A29 | HDA_SYNC       | B29 | HDA_SDIN1 (*)  | A84 | eDP_AUX-/LVDS_I2C_DAT | B84      | VCC_5V_SBY         |
| A30 | HDA_RST#       | B30 | HDA_SDIN0 (**) | A85 | GPI3                  | B85      | VCC_5V_SBY         |
| A31 | GND(FIXED)     | B31 | GND(FIXED)     | A86 | RSVD                  | B86      | VCC_5V_SBY         |
| A32 | HDA_BITCLK     | B32 | SPKR           | A87 | eDP_HPD               | B87      | VCC_5V_SBY         |
| A33 | HDA_SDOUT      | B33 | I2C_CK         | A88 | PCIE_CLK_REF+         | B88      | BIOS_DIS1#         |
| A34 | BIOS_DIS0#     | B34 | I2C_DAT        | A89 | PCIE_CLK_REF-         | B89      | DD0_HPD            |
| A35 | THRMTRIP#      | B35 | THRM#          | A90 | GND(FIXED)            | B90      | GND(FIXED)         |
| A36 | USB6-          | B36 | USB7           | A91 | SPI_POWER             | B91      | DDI0_PAIR5+ (*)    |



| Pin | Row A        | Pin | Row B        | Pin  | Row A         | Pin  | Row B              |
|-----|--------------|-----|--------------|------|---------------|------|--------------------|
| A37 | USB6+        | B37 | USB7+        | A92  | SPI_MISO (**) | B92  | DDI0_PAIR5- (*)    |
| A38 | USB_6_7_OC#  | B38 | USB_4_5_OC#  | A93  | GPO0          | B93  | DDI0_PAIR6+ (*)    |
| A39 | USB4-        | B39 | USB5-        | A94  | SPI_CLK (**)  | B94  | DDI0_PAIR6- (*)    |
| A40 | USB4+        | B40 | USB5+        | A95  | SPI_MOSI (**) | B95  | DDI0_DDC_AUX_SEL   |
| A41 | GND(FIXED)   | B41 | GND(FIXED)   | A96  | TPM_PP        | B96  | USB7_HOST_PRSNT    |
| A42 | USB2-        | B42 | USB3-        | A97  | TYPE10#       | B97  | SPI_CS# (**)       |
| A43 | USB2+        | B43 | USB3+        | A98  | SER0_TX       | B98  | DDI0_CTRLCLK_AUX+  |
| A44 | USB_2_3_OC#  | B44 | USB_0_1_OC#  | A99  | SER0_RX       | B99  | DDI0_CTRLDATA_AUX- |
| A45 | USB0-        | B45 | USB1-        | A100 | GND(FIXED)    | B100 | GND(FIXED)         |
| A46 | USB0+        | B46 | USB1+        | A101 | SER1_TX       | B101 | FAN_PWMOUT         |
| A47 | VCC_RTC      | B47 | EXCD1_PERST# | A102 | SER1_RX       | B102 | FAN_TACHIN         |
| A48 | EXCD0_PERST# | B48 | EXCD1_CPPE#  | A103 | LID#          | B103 | SLEEP#             |
| A49 | EXCD0_CPPE#  | B49 | SYS_RESET#   | A104 | VCC_12V       | B104 | VCC_12V            |
| A50 | LPC_SERIRQ   | B50 | CB_RESET#    | A105 | VCC_12V       | B105 | VCC_12V            |
| A51 | GND(FIXED)   | B51 | GND(FIXED)   | A106 | VCC_12V       | B106 | VCC_12V            |
| A52 | RSVD         | B52 | RSVD         | A107 | VCC_12V       | B107 | VCC_12V            |
| A53 | RSVD         | B53 | RSVD         | A108 | VCC_12V       | B108 | VCC_12V            |
| A54 | GPI0         | B54 | GPO1         | A109 | VCC_12V       | B109 | VCC_12V            |
| A55 | RSVD         | B55 | RSVD         | A110 | GND(FIXED)    | B110 | GND(FIXED)         |



The signals marked with asterisk (\*) are not supported or connected on the conga-MA5.

On Intel Apollo Lake SoC, the signals marked with asterisks (\*\*) have native voltage levels that are different from the levels defined in the COM Express Specification. To comply with the COM Express Specification, the signals are routed through bidirectional level shifters on the module.

The bidirectional level shifters by nature have limited driving strenght. congatec therefore recommends that you route these signals as short as possible. External pull up/down resistors <100k ohm are not allowed on these signals.

# 8.2 COM Express Connector Signal Descriptions

Table 15 High Definition Audio Link Signals Descriptions

| Signal              | Pin # | Description                                                                                                                                                                                       | I/O        | PU/PD  | Comment                                                             |
|---------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--------|---------------------------------------------------------------------|
| AC/HDA_RST#         | A30   | High Definition Audio Reset: This signal is the master hardware reset to external codec(s).                                                                                                       | O 3.3VSB   |        | AC'97 codecs are not supported.                                     |
| AC/HDA_SYNC         | A29   | High Definition Audio Sync: This signal is a 48 kHz fixed rate sample sync to the codec(s). It is also used to encode the stream number.                                                          | O 3.3V     |        | AC'97 codecs are not supported.                                     |
| AC/HDA_BCLK         | A32   | High Definition Audio Bit Clock Output: This signal is a 24.000 MHz serial data clock generated by the Intel® High Definition Audio controller.                                                   | O 3.3V     |        | AC'97 codecs are not supported.                                     |
| AC/HDA_SDOUT        | A33   | High Definition Audio Serial Data Out: This signal is the serial TDM data output to the codec(s). This serial output is double-pumped for a bit rate of 48 Mb/s for Intel® High Definition Audio. | O 3.3V     |        | AC'97 codecs are not supported.                                     |
| AC/HDA_SDIN[0] (**) | B30   | High Definition Audio Serial Data In [0]: This signal is a serial TDM data input from the codec. The serial input is single-pumped for a bit rate of 24 Mb/s for Intel® High Definition Audio.    | I/O 3.3VSB | PD 47K | AC'97 codecs are not supported.<br>HDA_SDIN[2:1] are not connected. |



On Intel Apollo Lake SoC, the signals marked with asterisks (\*\*) have native voltage levels that are different from the levels defined in the COM Express Specification. To comply with the COM Express Specification, the signals are routed through bidirectional level shifters on the module.

The bidirectional level shifters by nature have limited driving strenght. congatec therefore recommends that you route these signals as short as possible.

Table 16 Gigabit Ethernet Signal Descriptions

| Gigabit Ethernet         | Pin #    | Description                                               |                              |                       |                                             | I/O      | PU/PD | Comment                 |
|--------------------------|----------|-----------------------------------------------------------|------------------------------|-----------------------|---------------------------------------------|----------|-------|-------------------------|
| GBE0_MDI0+               | A13      | Gigabit Ethernet Cont                                     | roller 0: Media Depende      | nt Interface Differe  | ntial Pairs 0, 1, 2, 3. The MDI can operate | 1/0      |       | Twisted pair            |
| GBE0_MDI0-               | A12      | in 1000, 100, and 10 M                                    | bit/sec modes. Some pai      | irs are unused in so  | ome modes according to the following:       | Analog   |       | signals for             |
| GBE0_MDI1+               | A10      |                                                           | 1000                         | 100                   | 10                                          | ]        |       | external                |
| GBE0_MDI1-               | A9       | MDI[0]+/-                                                 | B1 DA+/-                     | TX+/-                 | TX+/-                                       |          |       | transformer.            |
| GBE0_MDI2+               | A7       | MDI[1]+/-                                                 | B1 DB+/-                     | RX+/-                 | RX+/-                                       | 1        |       |                         |
| GBE0_MDI2-<br>GBE0_MDI3+ | A6<br>A3 | MDI[2]+/-                                                 | B1 DC+/-                     |                       |                                             | -        |       |                         |
| GBE0_MDI3-               | A2       | MDI[3]+/-                                                 | B1 DD+/-                     |                       |                                             | -        |       |                         |
| GBE0_MDI3                | B2       | L-3 ·                                                     | roller 0 activity indicator, | active low            | I                                           | O 3.3VSB |       |                         |
| GBE0_KCT#                | A8       | -                                                         |                              |                       |                                             | O 3.3VSB | -     | indicates only          |
| GBEO_LINN#               | Ao       | Gigabit Ethernet Controller 0 link indicator, active low. |                              |                       |                                             |          |       | LINK100 and<br>LINK1000 |
| GBE0_LINK100#            | A4       | Gigabit Ethernet Cont                                     | O 3.3VSB                     |                       |                                             |          |       |                         |
| GBE0_LINK1000#           | A5       | Gigabit Ethernet Cont                                     | roller 0 1000 Mbit/sec lin   | k indicator, active l | ow.                                         | O 3.3VSB |       |                         |



| Gigabit Ethernet Pi | in # | Description                                                                                                                                                                                                                                                                                                                                                                      | I/O | PU/PD | Comment       |
|---------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|---------------|
| GBE0_CTREF A        |      | Reference voltage for Carrier Board Ethernet channel 0 magnetics center tap. The reference voltage is determined by the requirements of the module PHY and may be as low as 0V and as high as 3.3V. The reference voltage output shall be current limited on the module. In the case in which the reference is shorted to ground, the current shall be limited to 250mA or less. |     |       | Not connected |

# Table 17 Serial ATA Signal Descriptions

| Signal     | Pin # | Description                                              | I/O    | PU/PD | Comment                                         |
|------------|-------|----------------------------------------------------------|--------|-------|-------------------------------------------------|
| SATA0_RX+  | A19   | Serial ATA channel 0, Receive Input differential pair.   | I SATA |       | Supports Serial ATA specification, Revision 3.1 |
| SATA0_RX-  | A20   |                                                          |        |       |                                                 |
| SATA0_TX+  | A16   | Serial ATA channel 0, Transmit Output differential pair. | O SATA |       | Supports Serial ATA specification, Revision 3.1 |
| SATA0_TX-  | A17   |                                                          |        |       |                                                 |
| SATA1_RX+  | B19   | Serial ATA channel 1, Receive Input differential pair.   | I SATA |       | Supports Serial ATA specification, Revision 3.1 |
| SATA1_RX-  | B20   |                                                          |        |       |                                                 |
| SATA1_TX+  | B16   | Serial ATA channel 1, Transmit Output differential pair. | O SATA |       | Supports Serial ATA specification, Revision 3.1 |
| SATA1_TX-  | B17   |                                                          |        |       |                                                 |
| S_ATA_ACT# | A28   | Serial ATA activity indicator, active low.               | O 3.3V |       | Up to 10mA                                      |

# Table 18 PCI Express Signal Descriptions (general purpose)

| Signal                         | Pin #      | Description                                                   | I/O    | PU/PD | Comment                                                                                                                                |
|--------------------------------|------------|---------------------------------------------------------------|--------|-------|----------------------------------------------------------------------------------------------------------------------------------------|
| PCIE_RX0+<br>PCIE_RX0-         | B68<br>B69 | PCI Express channel 0, Receive Input differential pair.       | I PCIE |       | Supports PCI Express Base Specification, Revision 2.0                                                                                  |
| PCIE_TX0+<br>PCIE_TX0-         | A68<br>A69 | PCI Express channel 0, Transmit Output differential pair.     | O PCIE |       | Supports PCI Express Base Specification, Revision 2.0                                                                                  |
| PCIE_RX1+<br>PCIE_RX1-         | B64<br>B65 | PCI Express channel 1, Receive Input differential pair.       | I PCIE |       | Supports PCI Express Base Specification, Revision 2.0                                                                                  |
| PCIE_TX1+<br>PCIE_TX1-         | A64<br>A65 | PCI Express channel 1, Transmit Output differential pair.     | O PCIE |       | Supports PCI Express Base Specification, Revision 2.0                                                                                  |
| PCIE_RX2+<br>PCIE_RX2-         | B61<br>B62 | PCI Express channel 2, Receive Input differential pair.       | I PCIE |       | Supports PCI Express Base Specification, Revision 2.0                                                                                  |
| PCIE_TX2+<br>PCIE_TX2-         | A61<br>A62 | PCI Express channel 2, Transmit Output differential pair.     | O PCIE |       | Supports PCI Express Base Specification, Revision 2.0                                                                                  |
| PCIE_RX3+<br>PCIE_RX3-         | B58<br>B59 | PCI Express channel 3, Receive Input differential pair.       | I PCIE |       | Supports PCI Express Base Specification, Revision 2.0                                                                                  |
| PCIE_TX3+<br>PCIE_TX3-         | A58<br>A59 | PCI Express channel 3, Transmit Output differential pair.     | O PCIE |       | Supports PCI Express Base Specification, Revision 2.0                                                                                  |
| PCIE_CLK_REF+<br>PCIE_CLK_REF- | A88<br>A89 | PCI Express Reference Clock output for all PCI Express lanes. | O PCIE |       | A PCI Express Gen2/3 compliant clock buffer chip must be used on the carrier board if more than one PCI Express device is designed in. |

## Table 19 ExpressCard Support Pins Signal Descriptions

| Signal       | Pin # | Description                      | I/O      | PU/PD  | Comment |
|--------------|-------|----------------------------------|----------|--------|---------|
| EXCD0_CPPE#  | A49   | ExpressCard capable card request | I 3.3VSB | PU 10k |         |
| EXCD1_CPPE#  | B48   |                                  |          | 3.3V   |         |
| EXCD0_PERST# | A48   | ExpressCard Reset                | O 3.3VSB |        |         |
| EXCD1_PERST# | B47   |                                  |          |        |         |

# Table 20 USB Signal Descriptions

| Signal          | Pin # | Description                                                                                                                                                                                      | I/O      | PU/PD            | Comment                                            |
|-----------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------|----------------------------------------------------|
| USB0+           | A46   | USB Port 0 differential data pairs                                                                                                                                                               | 1/0      |                  | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB0-           | A45   |                                                                                                                                                                                                  |          |                  | Supports Dual Role.                                |
| USB1+           | B46   | USB Port 1 differential data pairs                                                                                                                                                               | I/O      |                  | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB1-           | B45   |                                                                                                                                                                                                  |          |                  |                                                    |
| USB2+           | A43   | USB Port 2 differential data pairs                                                                                                                                                               | 1/0      |                  | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB2-           | A42   |                                                                                                                                                                                                  |          |                  |                                                    |
| USB3+           | B43   | USB Port 3 differential data pairs                                                                                                                                                               | I/O      |                  | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB3-           | B42   |                                                                                                                                                                                                  |          |                  |                                                    |
| USB4+           | A40   | USB Port 4 differential data pairs                                                                                                                                                               | 1/0      |                  | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB4-           | A39   |                                                                                                                                                                                                  |          |                  |                                                    |
| USB5+           | B40   | USB Port 5 differential data pairs                                                                                                                                                               | 1/0      |                  | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB5-           | B39   |                                                                                                                                                                                                  |          |                  |                                                    |
| USB6+           | A37   | USB Port 6 differential data pairs                                                                                                                                                               | I/O      |                  | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB6-           | A36   |                                                                                                                                                                                                  |          |                  |                                                    |
| USB7+           | B37   | USB Port 7 differential data pairs                                                                                                                                                               | I/O      |                  | USB 2.0 compliant. Backwards compatible to USB 1.1 |
| USB7-           | B36   |                                                                                                                                                                                                  |          |                  |                                                    |
| USB7_HOST_PRSNT | B96   | Module USB client may detect the presence of a USB host on USB7. A high value indicates that a host is present.                                                                                  | I 3.3VSB | PD 1M0           |                                                    |
| USB_0_1_OC#     | B44   | USB over-current sense, USB ports 0 and 1. A pull-up for this line shall be present on the module. An open drain driver from a USB current monitor on the carrier board may drive this line low. | I 3.3VSB | PU 10k<br>3.3VSB | Do not pull this line high on the carrier board.   |
| USB_2_3_OC#     | A44   | USB over-current sense, USB ports 2 and 3. A pull-up for this line shall be present on the module. An open drain driver from a USB current monitor on the carrier board may drive this line low. | I 3.3VSB | PU 10k<br>3.3VSB | Do not pull this line high on the carrier board.   |
| USB_4_5_OC#     | B38   | USB over-current sense, USB ports 4 and 5. A pull-up for this line shall be present on the module. An open drain driver from a USB current monitor on the carrier board may drive this line low. | I 3.3VSB | PU 10k<br>3.3VSB | Do not pull this line high on the carrier board.   |
| USB_6_7_OC#     | A38   | USB over-current sense, USB ports 6 and 7. A pull-up for this line shall be present on the module. An open drain driver from a USB current monitor on the carrier board may drive this line low. | I 3.3VSB | PU 10k<br>3.3VSB | Do not pull this line high on the carrier board.   |



| Signal                   | Pin #      | Description                                                                     | I/O      | PU/PD | Comment |
|--------------------------|------------|---------------------------------------------------------------------------------|----------|-------|---------|
| USB_SSTX0+<br>USB_SSTX0- | B23<br>B22 | Additional transmit signal differential pairs for the SuperSpeed USB data path. | O USB-SS |       |         |
| USB_SSTX1+<br>USB_SSTX1- | B26<br>B25 | Additional transmit signal differential pairs for the SuperSpeed USB data path. | O USB-SS |       |         |
| USB_SSRX0+<br>USB_SSRX0- | A23<br>A22 | Additional receive signal differential pairs for the SuperSpeed USB data path.  | I USB-SS |       |         |
| USB_SSRX1+<br>USB_SSRX1- | A26<br>A25 | Additional receive signal differential pairs for the SuperSpeed USB data path.  | I USB-SS |       |         |

# Table 21 LVDS Signal Descriptions

| Signal         | Pin # | Description                                          | I/O      | PU/PD    | Comment              |
|----------------|-------|------------------------------------------------------|----------|----------|----------------------|
| LVDS_A0+       | A71   | LVDS Channel A differential pair 0                   | O LVDS   |          | LVDS (default)       |
| eDP_TX2+       |       | Embedded Display Port channel 0 differential pair 2  | O eDP    |          | Assembly option: eDP |
| LVDS_A0-       | A72   | LVDS Channel A differential pair 0                   | O LVDS   |          | LVDS (default)       |
| eDP_TX2-       |       | Embedded Display Port channel 0 differential pair 2  | O eDP    |          | Assembly option: eDP |
| LVDS_A1+       | A73   | LVDS Channel A differential pair 1                   | O LVDS   |          | LVDS (default)       |
| eDP_TX1+       |       | Embedded Display Port channel 0 differential pair 1  | O eDP    |          | Assembly option: eDP |
| LVDS_A1-       | A74   | LVDS Channel A differential pair 1                   | O LVDS   |          | LVDS (default)       |
| eDP_TX1-       |       | Embedded Display Port channel 0 differential pair 1  | O eDP    |          | Assembly option: eDP |
| LVDS_A2+       | A75   | LVDS Channel A differential pair 2                   | O LVDS   |          | LVDS (default)       |
| eDP_TX0+       |       | Embedded Display Port channel 0 differential pair 0  | O eDP    |          | Assembly option: eDP |
| LVDS_A2-       | A76   | LVDS Channel A differential pair 2                   | O LVDS   |          | LVDS (default)       |
| eDP_TX0-       |       | Embedded Display Port channel 0 differential pair 0  | O eDP    |          | Assembly option: eDP |
| LVDS_A3+       | A78   | LVDS Channel A differential pair 3                   | O LVDS   |          |                      |
| LVDS_A3-       | A79   | LVDS Channel A differential pair 3                   | O LVDS   |          |                      |
| LVDS_A_CK+     | A81   | LVDS Channel A differential clock                    | O LVDS   |          | LVDS (default)       |
| eDP_TX3+       |       | Embedded Display Port channel 0 differential pair 3  | O eDP    |          | Assembly option: eDP |
| LVDS_A_CK-     | A82   | LVDS Channel A differential clock                    | O LVDS   |          | LVDS (default)       |
| eDP_TX3-       |       | Embedded Display Port channel 0 differential pair 3  | O eDP    |          | Assembly option: eDP |
| LVDS_VDD_EN    | A77   | Panel power enable                                   | O 3.3V   | PD 100k  | LVDS (default)       |
| eDP_VDD_EN     |       |                                                      |          |          | Assembly option: eDP |
| LVDS_BKLT_EN   | B79   | Panel backlight enable                               | O 3.3V   | PD 100k  | LVDS (default)       |
| eDP_BKLT_EN    |       |                                                      |          |          | Assembly option: eDP |
| LVDS_BKLT_CTRL | B83   | Panel backlight brightness control                   | O 3.3V   |          | LVDS (default)       |
| eDP_BKLT_CTRL  |       |                                                      |          |          | Assembly option: eDP |
| LVDS_I2C_CK    | A83   | DDC lines used for flat panel detection and control. | I/O 3.3V | LVDS PU  | LVDS (default)       |
| eDP_AUX+       |       | Embedded Display Port AUX channel pair               | I/O eDP  | 2k2 3.3V | Assembly option: eDP |
| LVDS_I2C_DAT   | A84   | DDC lines used for flat panel detection and control. | I/O 3.3V | LVDS PU  | LVDS (default)       |
| eDP_AUX-       |       | Embedded Display Port AUX channel pair               | I/O eDP  | 2k2 3.3V | Assembly option: eDP |



Table 22 LPC Signal Descriptions

| Signal        | Pin # | Description                                   | I/O         | PU/PD  | Comment       |
|---------------|-------|-----------------------------------------------|-------------|--------|---------------|
| LPC_AD[0:3]   | B4-B7 | LPC multiplexed address, command and data bus | I/O 3.3V    | PU 20k |               |
| LPC_FRAME#    | В3    | LPC frame indicates the start of an LPC cycle | O 3.3V      | PU 20k |               |
| LPC_DRQ[0:1]# | B8-B9 | LPC serial DMA request                        | I 3.3V      |        | Not connected |
| LPC_SERIRQ    | A50   | LPC serial interrupt                          | I/O OD 3.3V | PU 20k |               |
| LPC_CLK       | B10   | LPC clock output                              | O 3.3V      |        | 25MHz         |

Table 23 SPI Interface Signal Descriptions

| Signal        | Pin # | Description                                                                                                                                           | I/O      | PU/PD            | Comment                                        |
|---------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------|------------------------------------------------|
| SPI_CS# (**)  | B97   | Chip select for carrier board SPI.                                                                                                                    | O 3.3VSB | PU 100k          |                                                |
| SPI_MISO (**) | A92   | Master Input Slave Output: SPI output data from carrier board SPI device to module.                                                                   | I 3.3VSB |                  |                                                |
| SPI_MOSI (**) | A95   | Master Output Slave Input: SPI output data from module to carrier board SPI.                                                                          | O 3.3VSB | PD 100k          |                                                |
| SPI_CLK (**)  | A94   | Clock from module to carrier board SPI BIOS flash.                                                                                                    | O 3.3VSB | PD 100k          |                                                |
| SPI_POWER     | A91   | Power source for carrier board SPI BIOS flash. SPI_POWER shall be used to power SPI BIOS flash on the carrier only.                                   | + 3.3VSB |                  |                                                |
| BIOS_DIS0#    | A34   | Selection strap to determine the BIOS boot device.                                                                                                    | I 3.3VSB | PU 10k<br>3.3VSB | Carrier shall pull to GND or leave no-connect. |
| BIOS_DIS1#    | B88   | Selection strap to determine the BIOS boot device. Ground to select external SPI device. Pull high or leave no-connect to select on-module BIOS flash | I 3.3VSB | PU 10k<br>3.3VSB | Carrier shall pull to GND or leave no-connect  |



On Intel Apollo Lake SoC, the signals marked with asterisks (\*\*) have native voltage levels that are different from the levels defined in the COM Express Specification. To comply with the COM Express Specification, the signals are routed through bidirectional level shifters on the module. The bidirectional level shifters by nature have limited driving strength. congated therefore recommends that you route these signals as short as possible.

### Table 24 DDI Signal Descriptions

| Signal             | Pin # | Description                                                                   | I/O    | PU/PD                  | Comment                   |
|--------------------|-------|-------------------------------------------------------------------------------|--------|------------------------|---------------------------|
| DDI0_PAIR0+        | B71   | Digital Display Interface 0 Pair 0 differential pairs                         | O DP   |                        | Only DP++ option, no SDVO |
| DDI0_PAIR0-        | B72   |                                                                               |        |                        |                           |
| DDI0_PAIR1+        | B73   | Digital Display Interface 0 Pair 1 differential pairs                         | O DP   |                        | Only DP++ option, no SDVO |
| DDI0_PAIR1-        | B74   |                                                                               |        |                        |                           |
| DDI0_PAIR2+        | B75   | Digital Display Interface 0 Pair 2 differential pairs                         | O DP   |                        | Only DP++ option, no SDVO |
| DDI0_PAIR2-        | B76   |                                                                               |        |                        |                           |
| DDI0_PAIR3+        | B81   | Digital Display Interface 0 Pair 3 differential pairs                         | O DP   |                        | Only DP++ option, no SDVO |
| DDI0_PAIR3-        | B82   |                                                                               |        |                        |                           |
| DDI0_HPD           | B89   | Digital Display Interface Hot Plug Detect                                     | 1 3.3V | PD 100k                |                           |
| DDI0_CTRLCLK_AUX+  | B98   | DP AUX+ function if DDI1_DDC_AUX_SEL is no connect.                           | 1/0    | PD 100k @ DP mode      |                           |
|                    |       | TMDS I2C CTRLCLK if DDI1_DDC_AUX_SEL is pulled high                           | I/O OD | PU 5k 3.3V             |                           |
|                    |       | , ,                                                                           | 3.3V   | @ TMDS mode            |                           |
| DDI0_CTRLDATA_AUX- | B99   | DP AUX- function if DDI1_DDC_AUX_SEL is no connect.                           | 1/0    | PU 100k 3.3V @ DP mode |                           |
|                    |       | TMDS I2C CTRLDATA if DDI1_DDC_AUX_SEL is pulled high                          | I/O OD | PU 5k 3.3V             |                           |
|                    |       |                                                                               | 3.3V   | @ TMDS mode            |                           |
| DDI0_DDC_AUX_SEL   | B95   | Selects the function of DDI0_CTRLCLK_AUX+ and DDI0_CTRLDATA_                  | I 3.3V | PD 1M                  |                           |
|                    |       | AUX This pin shall have a IM pull-down to logic ground on the module.         |        |                        |                           |
|                    |       | If this input is floating, the AUX pair is used for the DP AUX+/- signals. If |        |                        |                           |
|                    |       | pulled-high, the AUX pair contains the CTRLCLK and CTRLDATA signals.          |        |                        |                           |

Table 25 DisplayPort (DP) Signal Descriptions

| Signal                   | Pin #      | Description                                                                                                    | I/O    | PU/PD        | Comment |
|--------------------------|------------|----------------------------------------------------------------------------------------------------------------|--------|--------------|---------|
| DP0_LANE0+<br>DP0_LANE0- | B71<br>B72 | Uni-directional main link for the transport of isochronous streams and secondary data.                         | O DP   |              |         |
| DP0_LANE1+<br>DP0_LANE1- | B73<br>B74 | Uni-directional main link for the transport of isochronous streams and secondary data.                         | O DP   |              |         |
| DP0_LANE2+<br>DP0_LANE2- | B75<br>B76 | Uni-directional main link for the transport of isochronous streams and secondary data                          | O DP   |              |         |
| DP0_LANE3+<br>DP0_LANE3- | B81<br>B82 | Uni-directional main link for the transport of isochronous streams and secondary data.                         | O DP   |              |         |
| DP0_HPD                  | B89        | Detection of Hot Plug / Unplug and notification of the link layer.                                             | I 3.3V | PD 100k      |         |
| DP0_AUX+                 | B98        | Half-duplex bi-directional AUX channel for services such as link configuration or maintenance and EDID access. | 1/0    | PD 100k      |         |
| DP0_AUX-                 | B99        | Half-duplex bi-directional AUX channel for services such as link configuration or maintenance and EDID access. | I/O    | PU 100k 3.3V |         |



Table 26 TMDS Signal Descriptions

| Signal         | Pin # | Description                          | I/O         | PU/PD      | Comment |
|----------------|-------|--------------------------------------|-------------|------------|---------|
| TMDS0_DATA2+   | B71   | TMDS lane 2 differential pair.       | O DP++      |            |         |
| TMDS0_DATA2-   | B72   |                                      |             |            |         |
| TMDS0_DATA1+   | B73   | TMDS lane 1 differential pair.       | O DP++      |            |         |
| TMDS0_DATA1-   | B74   |                                      |             |            |         |
| TMDS0_DATA0+   | B75   | TMDS lane 0 differential pair.       | O DP++      |            |         |
| TMDS0_DATA0-   | B76   | ·                                    |             |            |         |
| TMDS0_CLK +    | B81   | TMDS Clock output differential pair. | O DP++      |            |         |
| TMDS0_CLK -    | B82   | ·                                    |             |            |         |
| HDMI0_HPD      | B89   | TMDS Hot-plug detect.                | I           | PD 100k    |         |
| HDMI0_CTRLCLK  | B98   | TMDS I <sup>2</sup> C Control Clock  | I/O OD 3.3V | PU 5k 3.3V |         |
| HDMI0_CTRLDATA | B99   | TMDS I <sup>2</sup> C Control Data   | I/O OD 3.3V | PU 5k 3.3V |         |



The conga-MA5 does not natively support TMDS. A DP++ to TMDS converter (e.g. PTN3360D) needs to be implemented.

Table 27 General Purpose Serial Interface Signal Descriptions

| Signal  | Pin # | Description                             | I/O    | PU/PD       | Comment          |
|---------|-------|-----------------------------------------|--------|-------------|------------------|
| SERO_TX | A98   | General purpose serial port transmitter | O 3.3V | 3.3V        | 12 volt tolerant |
| SER1_TX | A101  | General purpose serial port transmitter | O 3.3V | 3.3V        | 12 volt tolerant |
| SERO_RX | A99   | General purpose serial port receiver    | I 3.3V | PU 47K 3.3V | 12 volt tolerant |
| SER1_RX | A102  | General purpose serial port receiver    | I 3.3V | PU 47K 3.3V | 12 volt tolerant |



For the correct implementation, see the COM Express Design Guide.

Table 28 I2C Interface Signal Descriptions

| Signal  | Pin # | Description                            | I/O           | PU/PD          | Comment |
|---------|-------|----------------------------------------|---------------|----------------|---------|
| I2C_CK  | B33   | General purpose I2C port clock output  | I/O OD 3.3VSB | PU 2.2K 3.3VSB |         |
| I2C_DAT | B34   | General purpose I2C port data I/O line | I/O OD 3.3VSB | PU 2.2K 3.3VSB |         |



Table 29 Miscellaneous Signal Descriptions

| Signal     | Pin # | Description                                                                                  | I/O    | PU/PD       | Comment                                               |
|------------|-------|----------------------------------------------------------------------------------------------|--------|-------------|-------------------------------------------------------|
| SPKR       | B32   | Output for audio enunciator, the "speaker" in PC-AT systems                                  | O 3.3V |             |                                                       |
| WDT        | B27   | Output indicating that a watchdog time-out event has occurred.                               | O 3.3V | PD 10K      |                                                       |
| FAN_PWMOUT | B101  | Fan speed control. Uses the Pulse Width Modulation (PWM) technique to control the fan's RPM. | O 3.3V |             | 12V tolerant                                          |
| FAN_TACHIN | B102  | Fan tachometer input.                                                                        | I      | PU 47K 3.3V | Requires a fan with a two pulse output. 12V tolerant. |
| TPM_PP     | A96   | Physical Presence pin of Trusted Platform Module (TPM). Active high.                         | I 3.3V | PD 10K      |                                                       |



For the correct fan control (FAN\_PWMOUT, FAN\_TACHIN) implementation, see the COM Express Design Guide.

Table 30 Power and System Management Signal Descriptions

| Signal     | Pin # | Description                                                                                                      | I/O      | PU/PD         | Comment        |
|------------|-------|------------------------------------------------------------------------------------------------------------------|----------|---------------|----------------|
| PWRBTN#    | B12   | Power button to bring system out of S5 (soft off), active on falling edge.                                       | I 3.3VSB | PU 10k 3.3VSB |                |
|            |       | <b>Note:</b> For proper detection, assert a pulse width of at least 16 ms.                                       |          |               |                |
| SYS_RESET# | B49   | Reset button input. Active low input. Edge triggered.                                                            | I 3.3VSB | PU 10k 3.3VSB |                |
|            |       | System will not be held in hardware reset while this input is kept low.                                          |          |               |                |
|            |       | <b>Note:</b> For proper detection, assert a pulse width of at least 16 ms.                                       |          |               |                |
| CB_RESET#  | B50   | Reset output from module to Carrier Board. Active low. Issued by module chipset and may result from              | O 3.3VSB |               |                |
|            |       | a low SYS_RESET# input, a low PWR_OK input, a main power input (VIN) that falls below the minimum                |          |               |                |
|            |       | specification, a watchdog timeout, or may be initiated by the module software.                                   |          |               |                |
| PWR_OK     | B24   | Power OK from main power supply. A high value indicates that the power is good.                                  | 13.3V    | PU 10k        |                |
| SUS_STAT#  | B18   | Suspend Status: Indicates the system will enter a low power state soon. Used to notify LPC devices.              | O 3.3VSB |               |                |
| SUS_S3#    | A15   | Indicates system is in Suspend to RAM state. Active-low output. An inverted copy of SUS_S3# on the               | O 3.3VSB |               |                |
|            |       | carrier board may be used to enable the non-standby power on a typical ATX power supply.                         |          |               |                |
| SUS_S4#    | A18   | Indicates system is in Suspend to Disk (S4) or Soft Off (S5) state. Active low output.                           | O 3.3VSB |               | Same signal as |
|            |       |                                                                                                                  |          |               | SUS_S5#        |
| SUS_S5#    | A24   | Indicates system is in Soft Off state.                                                                           | O 3.3VSB |               | Same signal as |
|            |       |                                                                                                                  |          |               | SUS_S4#        |
| WAKE0#     | B66   | PCI Express wake up request signal.                                                                              | 13.3VSB  | PU 10k 3.3VSB |                |
| WAKE1#     | B67   | General purpose wake up signal. May be used to implement a wake-up request from an external device.              | I 3.3VSB | PU 10k 3.3VSB |                |
| BATLOW#    | A27   | Battery low input. This signal may be driven low by external circuitry to signal that the system battery is low. | I 3.3VSB | PU 10k 3.3VSB |                |
| LID#       | A103  | Lid button. Used by the ACPI operating system for a LID switch.                                                  | 13.3VSB  | PU 47k 3.3VSB |                |
|            |       | <b>Note:</b> For proper detection, assert a pulse width of at least 16 ms.                                       |          |               |                |
| SLEEP#     | B103  | Sleep button. Used by the ACPI operating system to bring the system to sleep state or to wake it up again.       | 13.3VSB  | PU 47k 3.3VSB |                |
|            |       | <b>Note:</b> For proper detection, assert a pulse width of at least 16 ms.                                       |          |               |                |



### Table 31 Thermal Protection Interface Signal Descriptions

| Signal    | Pin # | Description                                                                | I/O    | PU/PD       | Comment |
|-----------|-------|----------------------------------------------------------------------------|--------|-------------|---------|
| THRM#     | B35   | Input from off-module temp sensor indicating an over temperature situation | I 3.3V | PU 10k 3.3V |         |
| THRMTRIP# | A35   | Active low output indicating that the CPU has entered thermal shutdown     | O 3.3V |             |         |

### Table 32 SM Bus Signal Descriptions

| Signal     | Pin # | Description                                                                    | I/O      | PU/PD  | Comment |
|------------|-------|--------------------------------------------------------------------------------|----------|--------|---------|
| SMB_CK     | B13   | System Management Bus bidrectional clock line                                  | I/O OD   | PU 2k2 |         |
|            |       |                                                                                | 3.3VSB   | 3.3VSB |         |
| SMB_DAT    | B14   | System Management Bus bidrectional data line                                   | I/O OD   | PU 2k2 |         |
|            |       |                                                                                | 3.3VSB   | 3.3VSB |         |
| SMB_ALERT# | B15   | System Management Bus Alert - Active low input can be used to generate an SMI# | I 3.3VSB | PU 10k |         |
|            |       | (System Management Interrupt)                                                  |          | 3.3VSB |         |

### Table 33 General Purpose I/O Signal Descriptions

| Signal | Pin # | Description                                                                                                   | I/O    | PU/PD       | Comment |
|--------|-------|---------------------------------------------------------------------------------------------------------------|--------|-------------|---------|
| GPI0   | A54   | General purpose input pins. Pulled high internally on the module. Shared with SD_DATA0. Bidirectional signal  | I 3.3V | PU 10K 3.3V |         |
| GPI1   | A63   | General purpose input pins. Pulled high internally on the module. Shared with SD_DATA1. Bidirectional signal  | I 3.3V | PU 10K 3.3V |         |
| GPI2   | A67   | General purpose input pins. Pulled high internally on the module. Shared with SD_DATA2. Bidirectional signal  | I 3.3V | PU 10K 3.3V |         |
| GPI3   | A85   | General purpose input pins. Pulled high internally on the module. Shared with SD_DATA3. Bidirectional signal. | I 3.3V | PU 10K 3.3V |         |
| GPO0   | A93   | General purpose output pins. Shared with SD_CLK. Output from COM Express, input to SD                         | O 3.3V |             |         |
| GPO1   | B54   | General purpose output pins. Shared with SD_CMD. Output from COM Express, input to SD                         | O 3.3V |             |         |
| GPO2   | B57   | General purpose output pins. Shared with SD_WP. Output from COM Express, input to SD                          | O 3.3V |             |         |
| GPO3   | B63   | General purpose output pins. Shared with SD_CD. Output from COM Express, input to SD                          | O 3.3V |             |         |



### Table 34 SDIO Signal Descriptions

| Signal    | Pin # | Description                                                                                                                                                                                                                | I/O     | PU/PD  | Comment |
|-----------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------|---------|
| SDIO_CD#  | B63   | SDIO Card Detect. This signal indicates when a SDIO/MMC card is present. Maps to GPO3; used as an input when used for SD card support                                                                                      | I 3.3V  | PU 20k |         |
| SDIO_CLK  | A93   | SDIO Clock. With each cycle of this signal a one-bit transfer on the command and each data line occurs. This signal has maximum frequency of 48 MHz. Maps to GPO0.                                                         | O 3.3V  |        |         |
| SDIO_CMD  | B54   | SDIO Command/Response. This signal is used for card initialization and for command transfers. During initialization mode this signal is open drain. During command transfer this signal is in push-pull mode. Maps to GPO1 | O 3.3V  | PU 20k |         |
| SDIO_WP   | B57   | SDIO Write Protect. This signal denotes the state of the write-protect tab on SD cards.  Maps to GPO2; used as an input when used for SD card support                                                                      | I 3.3V  | PU 20k |         |
| SDIO_DAT0 | A54   | SDIO Data line. Operates in push-pull mode and maps to GPI0                                                                                                                                                                | IO 3.3V | PU 20k |         |
| SDIO_DAT1 | A63   | SDIO Data line. Operates in push-pull mode and maps to GPI1                                                                                                                                                                | IO 3.3V | PU 20k |         |
| SDIO_DAT2 | A67   | SDIO Data line. Operates in push-pull mode and maps to GPI2                                                                                                                                                                | IO 3.3V | PU 20k |         |
| SDIO_DAT3 | A85   | SDIO Data line. Operates in push-pull mode and maps to GPI3                                                                                                                                                                | IO 3.3V | PU 20k |         |

# Table 35 Module Type Definition Signal Description

| Signal  | Pin # | Description                                                        | I/O | PU/PD  | Comment |
|---------|-------|--------------------------------------------------------------------|-----|--------|---------|
| TYPE10# | A97   | Indicates to the carrier board that a Type 10 module is installed. | PDS | PD 47k |         |

### Table 36 Power and GND Signal Descriptions

| Signal         | Pin #                                                                                                                                            | Description                                                                                                                                                                                            | I/O | PU/PD | Comment                                                                                                     |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|-------------------------------------------------------------------------------------------------------------|
| VCC_12V        | A104-A109<br>B104-B109                                                                                                                           | Primary power input: 4.75V to 20V. All available VCC_12V pins on the connector(s) shall be used.                                                                                                       | P   |       | The conga-MA5 is a Type 10 mini module and as such supports a wide power supply range between 4.75 and 20V. |
| VCC_5V_<br>SBY | B84-B87                                                                                                                                          | Standby power input: +5V nominal. If VCC5V_SBY is used, all available VCC_5V_SBY pins on the connector(s) shall be used. May be left unconnected if these functions are not used in the system design. | Р   |       |                                                                                                             |
| VCC_RTC        | A47                                                                                                                                              | Real time clock circuit-power input: +3V nominal                                                                                                                                                       | Р   |       |                                                                                                             |
| GND            | A1, A11, A21, A31, A41,<br>A51, A57, A60, A66, A70,<br>A80, A90, A100, A110<br>B1, B11, B21, B31, B41,<br>B51, B60, B70, B80, B90,<br>B100, B110 | Ground - DC power and signal and AC signal return path. All available GND connector pins shall be used and tied to carrier board GND plane.                                                            | P   |       |                                                                                                             |

# Table 37 CAN Bus Signal Descriptions

| Signal  | Pin # | Description                                                                              | I/O    | PU/PD | Comment       |
|---------|-------|------------------------------------------------------------------------------------------|--------|-------|---------------|
| CAN0_TX | A101  | Controller Area Network TX output for CAN Bus channel 0. This pin is shared with SER1_TX | O 3.3V |       | Not supported |
| CAN0_RX | A102  | Controller Area Network RX input for CAN Bus channel 0. This pin is shared with SER1_RX  | I 3.3V |       | Not supported |



# 9 System Resources

## 9.1 I/O Address Assignment

The I/O address assignment of the conga-MA5 module is functionally identical with a standard PC/AT. The most important addresses and the ones that differ from the standard PC/AT configuration are listed below.

Table 38 I/O Address Assignment

| I/O Address (hex) | Size      | Available | Description                        |
|-------------------|-----------|-----------|------------------------------------|
| 0000h - 00FFh     | 256 bytes | No        | Motherboard resources              |
| 03B0h - 03CFh     | 32 bytes  | No        | Video system                       |
| 400h - 47Fh       | 128 bytes | No        | Motherboard resources              |
| 500h - 5FFh       | 256 bytes | No        | Motherboard resources              |
| 680h - 69Fh       | 20 bytes  | No        | Motherboard resources              |
| 0CF8h - 0CFBh     | 4 bytes   | No        | PCI configuration address register |
| 0CFCh - 0CFFh     | 4 bytes   | No        | PCI configuration data register    |
| 0D00h - F000h     |           | See note  | PCI / PCI Express bus              |



The BIOS assigns PCI and PCI Express I/O resources from F000h downwards. Non PnP/PCI/PCI Express compliant devices must not consume I/O resources in that area.

#### 9.1.1 LPC Bus

On the conga-MA5, the internal PCI Bus acts as the substractive decoding agent. All I/O cycles that are not positively decoded are forwarded to the PCI Bus, not the LPC Bus. Only specified I/O ranges are forwarded to the LPC Bus. With the default settings in the congatec Embedded BIOS, the following I/O address ranges are sent to the LPC Bus:

80h - 8Fh via LPC Generic I/O Range 1 A00h - A1Fh via LPC Generic I/O Range 4



The following I/O decode ranges are fixed to the LPC Bus:

```
2Eh - 2Fh

4Eh - 4Fh

200h - 20Fh

2F8h - 2FFh

3F8h - 3FFh

378h - 37Fh

778h - 77Fh

3F0h - 3F5h

3F7h, 60h, 62h, 64h, 66h
```

Parts of these ranges are not available if Super I/O is used on the carrier board. If Super I/O is not implemented on the carrier board, then all these ranges are available for customer use. If you require additional LPC Bus resources other than those mentioned above, or more information about this subject, contact congatec technical support for assistance.

# 9.2 PCI Configuration Space Map

Table 39 PCI Configuration Space Map

| Bus Number (hex) | Device Number (hex) | Function Number (hex) | Device ID | Description and Device ID         |
|------------------|---------------------|-----------------------|-----------|-----------------------------------|
| 00h              | 00h                 | 00h                   | 0x5AF0    | Host Bridge                       |
| 00h              | 02h                 | 00h                   | 0x5A84    | Graphics and Display              |
| 00h              | 0Dh                 | 00h                   | 0x5A92    | Primary to SideBand Bridge        |
| 00h              | 0Dh                 | 01h                   | 0x5A94    | PMC (Power Management Controller) |
| 00h              | 0Dh                 | 02h                   | 0x5A96    | Fast SPI                          |
| 00h              | 0Dh                 | 03h                   | 0x5AEC    | Shared SRAM                       |
| 00h              | 0Eh                 | 00h                   | 0x5A98    | HDA                               |
| 00h              | 0Fh                 | 00h                   | 0x5A9A    | Simple Communication Controller 0 |
| 00h              | 0Fh                 | 01h                   | 0x5A9C    | Simple Communication Controller 1 |
| 00h              | 0Fh                 | 02h                   | 0x5A9E    | Simple Communication Controller 2 |
| 00h              | 012h                | 00h                   | 0x5AE3    | SATA                              |
| 00h              | 013h                | 00h                   | 0x5AD8    | PCIe -A0                          |
| 00h              | 013h                | 01h                   | 0x5AD9    | PCle -A1 *1                       |
| 00h              | 013h                | 02h                   | 0x5ADA    | PCle -A2 *1                       |
| 00h              | 013h                | 03h                   | 0x5ADB    | PCle -A3 *1                       |
| 00h              | 014h                | 00h                   | 0x5AD6    | PCle -B0                          |
| 00h              | 015h                | 00h                   | 0x5AA8    | USB-Host (xHCl)                   |
| 00h              | 015h                | 01h                   | 0x5AAA    | USB-Host (xDCI)                   |
| 00h              | 016h                | 00h                   | 0x5AAC    | I2C 0*2                           |



| 00h | 016h | 01h | 0x5AAE | I2C 1*2                               |
|-----|------|-----|--------|---------------------------------------|
| 00h | 016h | 02h | 0x5AB0 | I2C 2*2                               |
| 00h | 016h | 03h | 0x5AB2 | 12C 3*2                               |
| 00h | 017h | 00h | 0x5AB4 | 12C 4*2                               |
| 00h | 017h | 00h | 0x5AB6 | 12C 5*2                               |
| 00h | 017h | 00h | 0x5AB8 | I2C 6*2                               |
| 00h | 017h | 00h | 0x5ABA | I2C 7 *2                              |
| 00h | 018h | 00h | 0x5ABC | SoC UART 0 *2                         |
| 00h | 018h | 01h | 0x5ABE | SoC UART 1 *2                         |
| 00h | 018h | 02h | 0x5AC0 | SoC UART 2*2                          |
| 00h | 018h | 03h | 0x5AEE | SoC UART 3*2                          |
| 00h | 019h | 00h | 0x5AC2 | SPI 0 *2                              |
| 00h | 019h | 01h | 0x5AC4 | SPI 1 *2                              |
| 00h | 019h | 02h | 0x5AC6 | SPI 2*2                               |
| 00h | 01Bh | 00h | 0x5ACA | SD Card                               |
| 00h | 01Ch | 01h | 0x5ACC | eMMC                                  |
| 00h | 01Fh | 00h | 0x5AE8 | LPC Bus                               |
| 00h | 01Fh | 01h | 0x5AD4 | SM Bus                                |
| 02h | 00h  | 00h | 0x1539 | Intel PCIe Ethernet Network on Module |



The above table represents a case when a single function PCI Express device is connected to all possible slots on the carrier board. The given bus numbers will change based on actual hardware configuration.

- \*1 The PCI Express Ports may only be visible if the PCI Express Port is set to "Enabled" in the BIOS setup program and a device is attached to the corresponding PCI Express port on the carrier board.
- \*2 This device is disabled as default in BIOS Setup.

#### 9.3 I<sup>2</sup>C Bus

There are no onboard resources connected to the I<sup>2</sup>C bus. Address 16h is reserved for congatec Battery Management solutions.

#### 9.4 SM Bus

System Management (SM) bus signals are connected to the Intel Apollo Lake SoC and the SM bus is not intended to be used by off-board non-system management devices. For more information about this subject contact congatec technical support.



# 9.5 congatec System Sensors

conga-MA5 offers several sensors and monitors accessible through CGOS interface and also visible on the health monitor submenu in BIOS setup:

- Two temperature sensors
  - CPU temperature based on CPU digital thermal sensor
  - Board temperature sensor located on the board controller
- Two voltage sensors
  - DC Input voltage sensor
  - 5V standby voltage sensor
- One fan monitor



# 10 BIOS Setup Description

The BIOS setup description of the conga-MA5 can be viewed without having access to the module. However, access to the restricted area of the congatec website is required in order to download the necessary tool (CgMlfViewer) and Menu Layout File (MLF).

The MLF contains the BIOS setup description of a particular BIOS revision. The MLF can be viewed with the CgMlfViewer tool. This tool offers a search function to quickly check for supported BIOS features. It also shows where each feature can be found in the BIOS setup menu.

For more information, read the application note "AN42 - BIOS Setup Description" available at www.congatec.com.



If you do not have access to the restricted area of the congatec website, contact your local congatec sales representative.

## 10.1 Navigating the BIOS Setup Menu

The BIOS setup menu shows the features and options supported in the congatec BIOS. To access and navigate the BIOS setup menu, press the <DEL> or <F2> key during POST.

The right frame displays the key legend. Above the key legend is an area reserved for text messages. These text messages explain the options and the possible impacts when changing the selected option in the left frame.

#### 10.2 BIOS Versions

The BIOS displays the BIOS project name and the revision code during POST, and on the main setup screen. The initial production BIOS for conga-MA5 is identified as MA50R1xx, where:

- MA5 is the project name
- R is the identifier for a BIOS ROM file
- 1 is the feature number
- xx is the major and minor revision number.

The binary size of conga-MA5 BIOS is 8 MB.



# 10.3 Updating the BIOS

BIOS updates are recommended to correct platform issues or enhance the feature set of the module. The conga-MA5 features a congatec/AMI AptioEFI firmware on an onboard flash ROM chip. You can update the firmware with the congatec System Utility. The utility has five versions—UEFI shell, DOS based command line<sup>1</sup>, Win32 command line, Win32 GUI, and Linux version.

For more information about "Updating the BIOS" refer to the user's guide for the congatec System Utility "CGUTLm1x.pdf" on the congatec website at www.congatec.com.



<sup>1.</sup> Deprecated



#### Caution

The DOS command line tool is not officially supported by congatec and therefore not recommended for critical tasks such as firmware updates. We recommend to use only the UEFI shell for critical updates.

## 10.4 Supported Flash Devices

The conga-MA5 supports the following flash device:

• Winbond W25Q64JVSSIQ (8 MB)

The flash devices listed above can be used on the carrier board for external BIOS support. For more information about external BIOS support, refer to the Application Note "AN7\_External\_BIOS\_Update.pdf" on the congatec website at www.congatec.com.

